1 |
11 |
samiam9512 |
|
2 |
|
|
|
7 |
|
|
|
8 |
|
|
Logical network adm3a/display/inst_Mram_mem960/SPO has no load.
|
9 |
|
|
|
10 |
|
|
|
11 |
|
|
The above warning message base_net_load_rule is repeated 839 more times for the following (max. 5 shown):
|
12 |
|
|
adm3a/display/inst_Mram_mem1100/SPO,
|
13 |
|
|
adm3a/display/inst_Mram_mem2100/SPO,
|
14 |
|
|
adm3a/display/inst_Mram_mem3100/SPO,
|
15 |
|
|
adm3a/display/inst_Mram_mem4100/SPO,
|
16 |
|
|
adm3a/display/inst_Mram_mem5100/SPO
|
17 |
|
|
To see the details of these warning messages, please use the -detail switch.
|
18 |
|
|
|
19 |
|
|
|
20 |
|
|
No environment variables are currently set.
|
21 |
|
|
|
22 |
|
|
|
23 |
|
|
The following Virtex BUFG(s) is/are being retargetted to Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:
|
24 |
18 |
samiam9512 |
BUFGP symbol "clock_BUFGP" (output signal=clock_BUFGP),
|
25 |
11 |
samiam9512 |
BUFGP symbol "reset_n_BUFGP" (output signal=reset_n_BUFGP)
|
26 |
|
|
|
27 |
|
|
|
28 |
|
|
All of the single ended outputs in this design are using slew rate limited output drivers. The delay on speed critical single ended outputs can be dramatically reduced by designating them as fast outputs in the schematic.
|
29 |
|
|
|
30 |
|
|
|
31 |
|
|
Clock buffer is designated to drive clock loads. BUFGMUX symbol "physical_group_reset_n_BUFGP/reset_n_BUFGP/BUFG" (output signal=reset_n_BUFGP) has a mix of clock and non-clock loads. Some of the non-clock loads are (maximum of 5 listed):
|
32 |
18 |
samiam9512 |
Pin CLR of cpu/readmem
|
33 |
|
|
Pin CLR of cpu/inta
|
34 |
11 |
samiam9512 |
Pin CE of cpu/addr_0
|
35 |
|
|
Pin CE of cpu/addr_1
|
36 |
|
|
Pin CE of cpu/addr_2
|
37 |
|
|
|
38 |
|
|
|
39 |
28 |
samiam9512 |
The function generator adm3a/display/chradr<5>35 failed to merge with F5 multiplexer adm3a/display/chradr<6>_f5_3. There is a conflict for the FXMUX. The design will exhibit suboptimal timing.
|
40 |
|
|
|
41 |
|
|
|
42 |
|
|
The function generator cpu/_mux0003_SW1 failed to merge with F5 multiplexer cpu/_mux0007. There is a conflict for the FXMUX. The design will exhibit suboptimal timing.
|
43 |
|
|
|
44 |
|
|
|
45 |
|
|
The function generator cpu/_mux0003_SW1 failed to merge with F5 multiplexer cpu/_mux00031_f5. There is a conflict for the FXMUX. The design will exhibit suboptimal timing.
|
46 |
|
|
|
47 |
|
|
|
48 |
20 |
samiam9512 |
Gated clock. Clock net select1/selectc/_and0000 is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.
|
49 |
11 |
samiam9512 |
|
50 |
|
|
|
51 |
18 |
samiam9512 |
Gated clock. Clock net select1/selecta/_and0000 is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.
|
52 |
|
|
|
53 |
|
|
|
54 |
20 |
samiam9512 |
Gated clock. Clock net select1/selectd/_and0000 is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.
|
55 |
11 |
samiam9512 |
|
56 |
|
|
|
57 |
20 |
samiam9512 |
Gated clock. Clock net select1/selectb/_and0000 is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.
|
58 |
18 |
samiam9512 |
|
59 |
|
|
|
60 |
20 |
samiam9512 |
Dangling pin <DOA5> on block:<adm3a/display/Mram_atrbuf1/adm3a/display/Mram_atrbuf1.A>:<RAMB16_RAMB16A>.
|
61 |
|
|
|
62 |
|
|
|
63 |
|
|
Dangling pin <DOA6> on block:<adm3a/display/Mram_atrbuf1/adm3a/display/Mram_atrbuf1.A>:<RAMB16_RAMB16A>.
|
64 |
|
|
|
65 |
|
|
|
66 |
|
|
Dangling pin <DOA7> on block:<adm3a/display/Mram_atrbuf1/adm3a/display/Mram_atrbuf1.A>:<RAMB16_RAMB16A>.
|
67 |
|
|
|
68 |
|
|
|
69 |
11 |
samiam9512 |
|