OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [_xmsgs/] [par.xmsgs] - Blame information for rev 33

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 samiam9512
2
7
8
No user timing constraints were detected or you have set the option to ignore timing constraints ("par -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For the fastest runtime, set the effort level to "std".  For best performance, set the effort level to "high". For a balance between the fastest runtime and best performance, set the effort level to "med".
9
10
 
11 18 samiam9512
Partially locked IO Bus is found.
12
 Following components of the bus are not locked:
13
         Comp: addr<15>
14
15 11 samiam9512
16
 
17 24 samiam9512
Partially locked IO Bus is found.
18
 Following components of the bus are not locked:
19
         Comp: diag<6>
20
         Comp: diag<5>
21
         Comp: diag<4>
22
         Comp: diag<3>
23
         Comp: diag<2>
24
         Comp: diag<1>
25
         Comp: diag<0>
26
27
28
 
29 18 samiam9512
Only a subset of IOs are locked. Out of 54 IOs, 46 are locked and 8 are not locked. If you would like to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 2 (or more).
30 11 samiam9512
31
 
32 18 samiam9512
CLK Net:reset_n_BUFGP may have excessive skew because
33
34
 
35 11 samiam9512
N/A entries in the Constraints list may indicate that the constraint does not cover any paths or that it has no requested value.
36
 
37

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.