OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [cpu8080_summary.html] - Blame information for rev 33

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 samiam9512
<HTML><HEAD><TITLE>Xilinx Design Summary</TITLE></HEAD>
2
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
3
<TABLE BORDER CELLSPACING=0 WIDTH='100%'>
4
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
5
<TD COLSPAN='4'><B>CPU8080 Project Status</B></TD></TR>
6
<TR ALIGN=LEFT>
7
<TD BGCOLOR='#FFFF99'><B>Project File:</B></TD>
8
<TD>cpu8080.ise</TD>
9
<TD BGCOLOR='#FFFF99'><B>Current State:</B></TD>
10
<TD>Placed and Routed</TD>
11
</TR>
12
<TR ALIGN=LEFT>
13
<TD BGCOLOR='#FFFF99'><B>Module Name:</B></TD>
14
<TD>cpu8080</TD>
15
<TD BGCOLOR='#FFFF99'><UL><LI><B>Errors:</B></LI></UL></TD>
16
<TD ALIGN=LEFT>No Errors</TD>
17
</TR>
18
<TR ALIGN=LEFT>
19
<TD BGCOLOR='#FFFF99'><B>Target Device:</B></TD>
20
<TD>xc3s200-5pq208</TD>
21
<TD BGCOLOR='#FFFF99'><UL><LI><B>Warnings:</B></LI></UL></TD>
22
<TD ALIGN=LEFT>No Warnings</TD>
23
</TR>
24
<TR ALIGN=LEFT>
25
<TD BGCOLOR='#FFFF99'><B>Product Version:</B></TD>
26
<TD>ISE 8.2.02i</TD>
27
<TD BGCOLOR='#FFFF99'><UL><LI><B>Updated:</B></LI></UL></TD>
28
<TD>Wed Sep 20 23:36:49 2006</TD>
29
</TR>
30
</TABLE>
31
&nbsp;<BR><TABLE BORDER CELLSPACING=0 WIDTH='100%'>
32
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN='4'><B>CPU8080 Partition Summary</B></TD></TR>
33
<TR><TD COLSPAN='4'>No partition information was found.</TD></TR>
34
</TABLE>
35
&nbsp;<BR><TABLE BORDER CELLSPACING=0 WIDTH='100%'>
36
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN='5'><B>Device Utilization Summary</B></TD></TR>
37
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
38
<TD ALIGN=LEFT><B>Logic Utilization</B></TD><TD><B>Used</B></TD><TD><B>Available</B></TD><TD><B>Utilization</B></TD><TD><B>Note(s)</B></TD>
39
</TR>
40
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice Flip Flops</TD>
41
<TD ALIGN=RIGHT>269</TD>
42
<TD ALIGN=RIGHT>1,536</TD>
43
<TD ALIGN=RIGHT>17%</TD>
44
<TD>&nbsp;</TD>
45
</TR>
46
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of 4 input LUTs</TD>
47
<TD ALIGN=RIGHT>1,084</TD>
48
<TD ALIGN=RIGHT>1,536</TD>
49
<TD ALIGN=RIGHT>70%</TD>
50
<TD>&nbsp;</TD>
51
</TR>
52
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
53
<TD ALIGN=LEFT><B>Logic Distribution </B></TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD>
54
</TR>
55
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of occupied Slices</TD>
56
<TD ALIGN=RIGHT>641</TD>
57
<TD ALIGN=RIGHT>768</TD>
58
<TD ALIGN=RIGHT>83%</TD>
59
<TD>&nbsp;</TD>
60
</TR>
61
<TR ALIGN=RIGHT><TD ALIGN=LEFT>&nbsp;&nbsp;&nbsp;&nbsp;Number of Slices containing only related logic</TD>
62
<TD ALIGN=RIGHT>641</TD>
63
<TD ALIGN=RIGHT>641</TD>
64
<TD ALIGN=RIGHT>100%</TD>
65
<TD>&nbsp;</TD>
66
</TR>
67
<TR ALIGN=RIGHT><TD ALIGN=LEFT>&nbsp;&nbsp;&nbsp;&nbsp;Number of Slices containing unrelated logic</TD>
68
<TD ALIGN=RIGHT>0</TD>
69
<TD ALIGN=RIGHT>641</TD>
70
<TD ALIGN=RIGHT>0%</TD>
71
<TD>&nbsp;</TD>
72
</TR>
73
<TR ALIGN=RIGHT BGCOLOR='#FFFF99'><TD ALIGN=LEFT><B>Total Number 4 input LUTs</B></TD>
74
<TD ALIGN=RIGHT>1,191</TD>
75
<TD ALIGN=RIGHT>1,536</TD>
76
<TD ALIGN=RIGHT>77%</TD>
77
<TD>&nbsp;</TD>
78
</TR>
79
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number used as logic</TD>
80
<TD ALIGN=RIGHT>1,084</TD>
81
<TD>&nbsp;</TD>
82
<TD>&nbsp;</TD>
83
<TD>&nbsp;</TD>
84
</TR>
85
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number used as a route-thru</TD>
86
<TD ALIGN=RIGHT>107</TD>
87
<TD>&nbsp;</TD>
88
<TD>&nbsp;</TD>
89
<TD>&nbsp;</TD>
90
</TR>
91
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of bonded <A HREF_DISABLED='cpu8080_map.mrp?&DataKey=IOBProperties'>IOBs</A></TD>
92
<TD ALIGN=RIGHT>32</TD>
93
<TD ALIGN=RIGHT>124</TD>
94
<TD ALIGN=RIGHT>25%</TD>
95
<TD>&nbsp;</TD>
96
</TR>
97
<TR ALIGN=RIGHT><TD ALIGN=LEFT>&nbsp;&nbsp;&nbsp;&nbsp;IOB Flip Flops</TD>
98
<TD ALIGN=RIGHT>1</TD>
99
<TD>&nbsp;</TD>
100
<TD>&nbsp;</TD>
101
<TD>&nbsp;</TD>
102
</TR>
103
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of GCLKs</TD>
104
<TD ALIGN=RIGHT>1</TD>
105
<TD ALIGN=RIGHT>8</TD>
106
<TD ALIGN=RIGHT>12%</TD>
107
<TD>&nbsp;</TD>
108
</TR>
109
<TR ALIGN=RIGHT BGCOLOR='#FFFF99'><TD ALIGN=LEFT><B>Total equivalent gate count for design</B></TD>
110
<TD ALIGN=RIGHT>10,256</TD>
111
<TD>&nbsp;</TD>
112
<TD>&nbsp;</TD>
113
<TD>&nbsp;</TD>
114
</TR>
115
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Additional JTAG gate count for IOBs</TD>
116
<TD ALIGN=RIGHT>1,536</TD>
117
<TD>&nbsp;</TD>
118
<TD>&nbsp;</TD>
119
<TD>&nbsp;</TD>
120
</TR>
121
</TABLE>
122
&nbsp;<BR><TABLE BORDER CELLSPACING=0 WIDTH='100%'>
123
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN='4'><B>Performance Summary</B></TD></TR>
124
<TR ALIGN=LEFT>
125
<TD BGCOLOR='#FFFF99'><B>Final Timing Score:</B></TD>
126
<TD>0</TD>
127
<TD BGCOLOR='#FFFF99'><B>Pinout Data:</B></TD>
128
<TD><A HREF_DISABLED='cpu8080.pad?&DataKey=PinoutData'>Pinout Report</A></TD>
129
</TR>
130
<TR ALIGN=LEFT>
131
<TD BGCOLOR='#FFFF99'><B>Routing Results:</B></TD>
132
<TD><A HREF_DISABLED='cpu8080.unroutes'>All Signals Completely Routed</A></TD>
133
<TD BGCOLOR='#FFFF99'><B>Clock Data:</B></TD>
134
<TD><A HREF_DISABLED='cpu8080.par?&DataKey=ClocksData'>Clock Report</A></TD>
135
</TR>
136
<TR ALIGN=LEFT>
137
<TD BGCOLOR='#FFFF99'><B>Timing Constraints:</B></TD>
138
<TD><A HREF_DISABLED='cpu8080.par?&DataKey=ConstraintsData'>All Constraints Met</A></TD>
139
<TD BGCOLOR='#FFFF99'><B>&nbsp;</B></TD>
140
<TD>&nbsp;</TD>
141
</TR>
142
</TABLE>
143
&nbsp;<BR><TABLE BORDER CELLSPACING=0 WIDTH='100%'>
144
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN='6'><B>Detailed Reports</B></TD></TR>
145
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD>
146
<TD ALIGN=LEFT><B>Errors</B></TD><TD ALIGN=LEFT><B>Warnings</B></TD><TD ALIGN=LEFT><B>Infos</B></TD></TR>
147
<TR ALIGN=LEFT><TD>Synthesis Report</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD></TR>
148
<TR ALIGN=LEFT><TD><A HREF_DISABLED='cpu8080.bld'>Translation Report</A></TD><TD>Current</TD><TD>Fri Sep 15 23:58:22 2006</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD></TR>
149
<TR ALIGN=LEFT><TD><A HREF_DISABLED='cpu8080_map.mrp'>Map Report</A></TD><TD>Current</TD><TD>Fri Sep 15 23:58:32 2006</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT><A HREF_DISABLED='_xmsgs/map.xmsgs'>3 Infos (0 filtered)</A></TD></TR>
150
<TR ALIGN=LEFT><TD><A HREF_DISABLED='cpu8080.par'>Place and Route Report</A></TD><TD>Current</TD><TD>Sat Sep 16 00:01:08 2006</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT><A HREF_DISABLED='_xmsgs/par.xmsgs'>2 Infos (0 filtered)</A></TD></TR>
151
<TR ALIGN=LEFT><TD><A HREF_DISABLED='cpu8080.twr'>Static Timing Report</A></TD><TD>Current</TD><TD>Sat Sep 16 00:01:14 2006</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT><A HREF_DISABLED='_xmsgs/trce.xmsgs'>2 Infos (0 filtered)</A></TD></TR>
152
<TR ALIGN=LEFT><TD>Bitgen Report</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD><TD>&nbsp;</TD></TR>
153
</TABLE>
154
&nbsp;<BR><TABLE BORDER CELLSPACING=0 WIDTH='100%'>
155
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN='3'><B>Secondary Reports</B></TD></TR>
156
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD></TR>
157
<TR ALIGN=LEFT><TD>Xplorer Report</TD><TD>&nbsp;</TD><TD>&nbsp;</TD></TR>
158
</TABLE>
159
</BODY></HTML>

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.