OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [cpu8080_tbw.tbw] - Blame information for rev 33

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 samiam9512
version 3
2
C:/Xilinx/ISEexamples/cpu8080/testbench.v
3
testbench
4
VERILOG
5
VERILOG
6
cpu8080_tbw.xwv
7
Clocked
8
-
9
-
10 28 samiam9512
200000000000
11 11 samiam9512
ns
12
GSR:true
13
PRLD:false
14
100000000
15
CLOCK_LIST_BEGIN
16
clock
17
20000000
18
20000000
19
10000000
20
10000000
21
100000000
22
RISING
23
CLOCK_LIST_END
24
SIGNAL_LIST_BEGIN
25
addr
26
clock
27
b
28
clock
29
data
30
clock
31 28 samiam9512
diag
32
clock
33 11 samiam9512
g
34
clock
35
hsync_n
36
clock
37
inta
38
clock
39
intr
40
clock
41 18 samiam9512
ps2_clk
42
clock
43
ps2_data
44
clock
45 11 samiam9512
r
46
clock
47
readio
48
clock
49
readmem
50
clock
51
reset
52
clock
53
reset_n
54
clock
55
vsync_n
56
clock
57
waitr
58
clock
59
writeio
60
clock
61
writemem
62
clock
63
SIGNAL_LIST_END
64
SIGNALS_NOT_ON_DISPLAY
65
addr_DIFF
66
b_DIFF
67 28 samiam9512
diag_DIFF
68 11 samiam9512
g_DIFF
69
hsync_n_DIFF
70
inta_DIFF
71
intr_DIFF
72
r_DIFF
73
readio_DIFF
74
readmem_DIFF
75
vsync_n_DIFF
76 28 samiam9512
waitr_DIFF
77 11 samiam9512
writeio_DIFF
78
writemem_DIFF
79
SIGNALS_NOT_ON_DISPLAY_END
80
MARKER_LIST_BEGIN
81
MARKER_LIST_END
82
MEASURE_LIST_BEGIN
83
MEASURE_LIST_END
84
SIGNAL_ORDER_BEGIN
85
clock
86
reset_n
87
waitr
88
inta
89
intr
90
readio
91
readmem
92
writeio
93
writemem
94
addr
95 18 samiam9512
data
96 11 samiam9512
b
97
g
98
r
99 18 samiam9512
hsync_n
100
vsync_n
101
ps2_clk
102
ps2_data
103 28 samiam9512
diag
104 11 samiam9512
SIGNAL_ORDER_END
105
-X-X-X-
106
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.