OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [testbench.par] - Blame information for rev 33

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 samiam9512
Release 8.2.02i par I.33
2
Copyright (c) 1995-2006 Xilinx, Inc.  All rights reserved.
3
 
4 28 samiam9512
SCOTT-H-PC::  Sat Nov 18 17:12:12 2006
5 11 samiam9512
 
6
par -w -intstyle ise -ol std -t 1 testbench_map.ncd testbench.ncd testbench.pcf
7
 
8
 
9
Constraints file: testbench.pcf.
10
Loading device for application Rf_Device from file '3s1000.nph' in environment C:\Xilinx.
11
   "testbench" is an NCD, version 3.1, device xc3s1000, package ft256, speed -4
12
 
13
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
14
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
15
 
16
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
17
   -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
18
   internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For
19
   the fastest runtime, set the effort level to "std".  For best performance, set the effort level to "high". For a
20
   balance between the fastest runtime and best performance, set the effort level to "med".
21
 
22
Device speed data version:  "PRODUCTION 1.39 2006-07-07".
23
 
24
 
25
Device Utilization Summary:
26
 
27 18 samiam9512
   Number of BUFGMUXs                  2 out of 8      25%
28
   Number of External IOBs            54 out of 173    31%
29
      Number of LOCed IOBs            46 out of 54     85%
30 11 samiam9512
 
31 20 samiam9512
   Number of MULT18X18s                2 out of 24      8%
32
   Number of RAMB16s                   4 out of 24     16%
33 28 samiam9512
   Number of Slices                 3447 out of 7680   44%
34 20 samiam9512
      Number of SLICEMs              958 out of 3840   24%
35 11 samiam9512
 
36
 
37
 
38
Overall effort level (-ol):   Standard
39
Placer effort level (-pl):    High
40
Placer cost table entry (-t): 1
41
Router effort level (-rl):    Standard
42
 
43
 
44
Starting Placer
45
 
46
Phase 1.1
47 28 samiam9512
Phase 1.1 (Checksum:998412) REAL time: 11 secs
48 11 samiam9512
 
49
Phase 2.7
50 18 samiam9512
WARNING:Place:837 - Partially locked IO Bus is found.
51
    Following components of the bus are not locked:
52
         Comp: addr<15>
53 11 samiam9512
 
54 24 samiam9512
WARNING:Place:837 - Partially locked IO Bus is found.
55
    Following components of the bus are not locked:
56
         Comp: diag<6>
57
         Comp: diag<5>
58
         Comp: diag<4>
59
         Comp: diag<3>
60
         Comp: diag<2>
61
         Comp: diag<1>
62
         Comp: diag<0>
63
 
64 18 samiam9512
INFO:Place:834 - Only a subset of IOs are locked. Out of 54 IOs, 46 are locked and 8 are not locked. If you would like
65
   to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 2 (or more).
66 28 samiam9512
Phase 2.7 (Checksum:1312cfe) REAL time: 11 secs
67 18 samiam9512
 
68 11 samiam9512
Phase 3.31
69 28 samiam9512
Phase 3.31 (Checksum:1c9c37d) REAL time: 11 secs
70 11 samiam9512
 
71
Phase 4.2
72 18 samiam9512
.....
73
...................
74 11 samiam9512
 
75
 
76 28 samiam9512
Phase 4.2 (Checksum:98bdc7) REAL time: 21 secs
77 11 samiam9512
 
78 18 samiam9512
Phase 5.3
79 28 samiam9512
Phase 5.3 (Checksum:2faf07b) REAL time: 21 secs
80 11 samiam9512
 
81
Phase 6.5
82 28 samiam9512
Phase 6.5 (Checksum:39386fa) REAL time: 22 secs
83 11 samiam9512
 
84 18 samiam9512
Phase 7.8
85 28 samiam9512
.......................................................................................................................................................................................................
86
..........
87
...................................................................................................................................................
88 24 samiam9512
.........
89 28 samiam9512
.........
90
..............
91
Phase 7.8 (Checksum:11c59cb) REAL time: 2 mins
92 11 samiam9512
 
93
Phase 8.5
94 28 samiam9512
Phase 8.5 (Checksum:4c4b3f8) REAL time: 2 mins
95 11 samiam9512
 
96 18 samiam9512
Phase 9.18
97 28 samiam9512
Phase 9.18 (Checksum:55d4a77) REAL time: 2 mins 47 secs
98 18 samiam9512
 
99
Phase 10.5
100 28 samiam9512
Phase 10.5 (Checksum:5f5e0f6) REAL time: 2 mins 47 secs
101 18 samiam9512
 
102 11 samiam9512
Writing design to file testbench.ncd
103
 
104
 
105 28 samiam9512
Total REAL time to Placer completion: 2 mins 51 secs
106
Total CPU time to Placer completion: 2 mins 37 secs
107 11 samiam9512
 
108
Starting Router
109
 
110 28 samiam9512
Phase 1: 27602 unrouted;       REAL time: 2 mins 52 secs
111 11 samiam9512
 
112 28 samiam9512
Phase 2: 25995 unrouted;       REAL time: 3 mins 1 secs
113 11 samiam9512
 
114 28 samiam9512
Phase 3: 8138 unrouted;       REAL time: 3 mins 9 secs
115 11 samiam9512
 
116 28 samiam9512
Phase 4: 8138 unrouted; (22222)      REAL time: 3 mins 9 secs
117 11 samiam9512
 
118 28 samiam9512
Phase 5: 8108 unrouted; (0)      REAL time: 3 mins 12 secs
119 11 samiam9512
 
120 28 samiam9512
Phase 6: 0 unrouted; (0)      REAL time: 3 mins 44 secs
121 11 samiam9512
 
122 28 samiam9512
Phase 7: 0 unrouted; (0)      REAL time: 3 mins 48 secs
123 11 samiam9512
 
124
WARNING:Route:447 - CLK Net:reset_n_BUFGP may have excessive skew because
125 28 samiam9512
   464 NON-CLK pins failed to route using a CLK template.
126 11 samiam9512
 
127 28 samiam9512
Total REAL time to Router completion: 3 mins 48 secs
128
Total CPU time to Router completion: 3 mins 31 secs
129 11 samiam9512
 
130
Partition Implementation Status
131
-------------------------------
132
 
133
  No Partitions were found in this design.
134
 
135
-------------------------------
136
 
137
Generating "PAR" statistics.
138
 
139
**************************
140
Generating Clock Report
141
**************************
142
 
143
+---------------------+--------------+------+------+------------+-------------+
144
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
145
+---------------------+--------------+------+------+------------+-------------+
146 28 samiam9512
|         clock_BUFGP |      BUFGMUX3| No   | 1378 |  0.461     |  1.164      |
147 11 samiam9512
+---------------------+--------------+------+------+------------+-------------+
148 28 samiam9512
|       reset_n_BUFGP |      BUFGMUX5| No   |  480 |  0.251     |  0.972      |
149 11 samiam9512
+---------------------+--------------+------+------+------------+-------------+
150 20 samiam9512
|select1/selectc/_and |              |      |      |            |             |
151 28 samiam9512
|                0000 |         Local|      |    7 |  0.187     |  3.279      |
152 11 samiam9512
+---------------------+--------------+------+------+------------+-------------+
153
|select1/selecta/_and |              |      |      |            |             |
154 28 samiam9512
|                0000 |         Local|      |    7 |  0.048     |  2.205      |
155 11 samiam9512
+---------------------+--------------+------+------+------------+-------------+
156 18 samiam9512
|select1/selectd/_and |              |      |      |            |             |
157 28 samiam9512
|                0000 |         Local|      |    7 |  0.193     |  2.324      |
158 18 samiam9512
+---------------------+--------------+------+------+------------+-------------+
159 20 samiam9512
|select1/selectb/_and |              |      |      |            |             |
160 28 samiam9512
|                0000 |         Local|      |    7 |  0.177     |  2.932      |
161 20 samiam9512
+---------------------+--------------+------+------+------------+-------------+
162 11 samiam9512
 
163
* Net Skew is the difference between the minimum and maximum routing
164
only delays for the net. Note this is different from Clock Skew which
165
is reported in TRCE timing report. Clock Skew is the difference between
166
the minimum and maximum path delays which includes logic delays.
167
 
168
 
169
   The Delay Summary Report
170
 
171
 
172
The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0
173
 
174 28 samiam9512
   The AVERAGE CONNECTION DELAY for this design is:        2.287
175
   The MAXIMUM PIN DELAY IS:                               9.510
176
   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   8.894
177 11 samiam9512
 
178
   Listing Pin Delays by value: (nsec)
179
 
180 24 samiam9512
    d < 2.00   < d < 4.00  < d < 6.00  < d < 8.00  < d < 10.00  d >= 10.00
181 11 samiam9512
   ---------   ---------   ---------   ---------   ---------   ---------
182 28 samiam9512
       14560        8731        3770         745          98           0
183 11 samiam9512
 
184
Timing Score: 0
185
 
186
Asterisk (*) preceding a constraint indicates it was not met.
187
   This may be due to a setup or hold violation.
188
 
189
------------------------------------------------------------------------------------------------------
190
  Constraint                                | Requested  | Actual     | Logic  | Absolute   |Number of
191
                                            |            |            | Levels | Slack      |errors
192
------------------------------------------------------------------------------------------------------
193 28 samiam9512
  Autotimespec constraint for clock net clo | N/A        | 20.098ns   | 8      | N/A        | N/A
194 11 samiam9512
  ck_BUFGP                                  |            |            |        |            |
195
------------------------------------------------------------------------------------------------------
196
 
197
 
198
All constraints were met.
199
INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the
200
   constraint does not cover any paths or that it has no requested value.
201
 
202
 
203
Generating Pad Report.
204
 
205
All signals are completely routed.
206
 
207 28 samiam9512
Total REAL time to PAR completion: 3 mins 56 secs
208
Total CPU time to PAR completion: 3 mins 38 secs
209 11 samiam9512
 
210 28 samiam9512
Peak Memory Usage:  269 MB
211 11 samiam9512
 
212
Placement: Completed - No errors found.
213
Routing: Completed - No errors found.
214
 
215
Number of error messages: 0
216 24 samiam9512
Number of warning messages: 3
217 18 samiam9512
Number of info messages: 2
218 11 samiam9512
 
219
Writing design to file testbench.ncd
220
 
221
 
222
 
223
PAR done!

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.