OpenCores
URL https://opencores.org/ocsvn/cpu8080/cpu8080/trunk

Subversion Repositories cpu8080

[/] [cpu8080/] [trunk/] [project/] [testbench_map.mrp] - Blame information for rev 18

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 samiam9512
Release 8.2.02i Map I.33
2
Xilinx Mapping Report File for Design 'testbench'
3
 
4
Design Information
5
------------------
6
Command Line   : C:\Xilinx\bin\nt\map.exe -ise
7
C:/Xilinx/ISEexamples/cpu8080/cpu8080.ise -intstyle ise -p xc3s1000-ft256-4 -cm
8
area -pr b -k 4 -c 100 -o testbench_map.ncd testbench.ngd testbench.pcf
9
Target Device  : xc3s1000
10
Target Package : ft256
11
Target Speed   : -4
12 18 samiam9512
Mapper Version : spartan3 -- $Revision: 1.1.1.2 $
13
Mapped Date    : Sat Nov 11 00:49:29 2006
14 11 samiam9512
 
15
Design Summary
16
--------------
17
Number of errors:      0
18 18 samiam9512
Number of warnings:   10
19 11 samiam9512
Logic Utilization:
20 18 samiam9512
  Total Number Slice Registers:       683 out of  15,360    4%
21
    Number used as Flip Flops:                   595
22 11 samiam9512
    Number used as Latches:                       88
23 18 samiam9512
  Number of 4 input LUTs:           4,208 out of  15,360   27%
24 11 samiam9512
Logic Distribution:
25 18 samiam9512
  Number of occupied Slices:                        3,312 out of   7,680   43%
26
    Number of Slices containing only related logic:   3,312 out of   3,312  100%
27
    Number of Slices containing unrelated logic:          0 out of   3,312    0%
28 11 samiam9512
      *See NOTES below for an explanation of the effects of unrelated logic
29 18 samiam9512
Total Number 4 input LUTs:          6,094 out of  15,360   39%
30
  Number used as logic:              4,208
31
  Number used as a route-thru:         206
32 11 samiam9512
  Number used for Dual Port RAMs:    1,680
33
    (Two LUTs used per Dual Port RAM)
34 18 samiam9512
  Number of bonded IOBs:               54 out of     173   31%
35
    IOB Flip Flops:                    11
36
  Number of Block RAMs:                3 out of      24   12%
37 11 samiam9512
  Number of MULT18X18s:                1 out of      24    4%
38 18 samiam9512
  Number of GCLKs:                     2 out of       8   25%
39 11 samiam9512
 
40 18 samiam9512
Total equivalent gate count for design:  344,099
41
Additional JTAG gate count for IOBs:  2,592
42
Peak Memory Usage:  197 MB
43 11 samiam9512
 
44
NOTES:
45
 
46
   Related logic is defined as being logic that shares connectivity - e.g. two
47
   LUTs are "related" if they share common inputs.  When assembling slices,
48
   Map gives priority to combine logic that is related.  Doing so results in
49
   the best timing performance.
50
 
51
   Unrelated logic shares no connectivity.  Map will only begin packing
52
   unrelated logic into a slice once 99% of the slices are occupied through
53
   related logic packing.
54
 
55
   Note that once logic distribution reaches the 99% level through related
56
   logic packing, this does not mean the device is completely utilized.
57
   Unrelated logic packing will then begin, continuing until all usable LUTs
58
   and FFs are occupied.  Depending on your timing budget, increased levels of
59
   unrelated logic packing may adversely affect the overall timing performance
60
   of your design.
61
 
62
Table of Contents
63
-----------------
64
Section 1 - Errors
65
Section 2 - Warnings
66
Section 3 - Informational
67
Section 4 - Removed Logic Summary
68
Section 5 - Removed Logic
69
Section 6 - IOB Properties
70
Section 7 - RPMs
71
Section 8 - Guide Report
72
Section 9 - Area Group and Partition Summary
73
Section 10 - Modular Design Summary
74
Section 11 - Timing Report
75
Section 12 - Configuration String Information
76
 
77
Section 1 - Errors
78
------------------
79
 
80
Section 2 - Warnings
81
--------------------
82
WARNING:LIT:243 - Logical network adm3a/display/inst_Mram_mem960/SPO has no
83
   load.
84
WARNING:LIT:395 - The above warning message base_net_load_rule is repeated 839
85
   more times for the following (max. 5 shown):
86
   adm3a/display/inst_Mram_mem1100/SPO,
87
   adm3a/display/inst_Mram_mem2100/SPO,
88
   adm3a/display/inst_Mram_mem3100/SPO,
89
   adm3a/display/inst_Mram_mem4100/SPO,
90
   adm3a/display/inst_Mram_mem5100/SPO
91
   To see the details of these warning messages, please use the -detail switch.
92
WARNING:LIT:175 - Clock buffer is designated to drive clock loads. BUFGMUX
93
   symbol "physical_group_reset_n_BUFGP/reset_n_BUFGP/BUFG" (output
94
   signal=reset_n_BUFGP) has a mix of clock and non-clock loads. Some of the
95
   non-clock loads are (maximum of 5 listed):
96 18 samiam9512
   Pin CLR of cpu/readmem
97
   Pin CLR of cpu/inta
98 11 samiam9512
   Pin CE of cpu/addr_0
99
   Pin CE of cpu/addr_1
100
   Pin CE of cpu/addr_2
101 18 samiam9512
WARNING:Pack:266 - The function generator adm3a/display/chradr<4>81 failed to
102
   merge with F5 multiplexer adm3a/display/chradr<5>_f5_62.  There is a conflict
103 11 samiam9512
   for the FXMUX.  The design will exhibit suboptimal timing.
104 18 samiam9512
WARNING:Pack:266 - The function generator cpu/_mux0003_SW1 failed to merge with
105
   F5 multiplexer cpu/_mux0003.  There is a conflict for the FXMUX.  The design
106
   will exhibit suboptimal timing.
107
WARNING:Pack:266 - The function generator cpu/_mux0003_SW1 failed to merge with
108
   F5 multiplexer cpu/_mux00071_f5.  There is a conflict for the FXMUX.  The
109
   design will exhibit suboptimal timing.
110
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectb/_and0000 is
111 11 samiam9512
   sourced by a combinatorial pin. This is not good design practice. Use the CE
112
   pin to control the loading of data into the flip-flop.
113
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selecta/_and0000 is
114
   sourced by a combinatorial pin. This is not good design practice. Use the CE
115
   pin to control the loading of data into the flip-flop.
116 18 samiam9512
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectc/_and0000 is
117 11 samiam9512
   sourced by a combinatorial pin. This is not good design practice. Use the CE
118
   pin to control the loading of data into the flip-flop.
119 18 samiam9512
WARNING:PhysDesignRules:372 - Gated clock. Clock net select1/selectd/_and0000 is
120 11 samiam9512
   sourced by a combinatorial pin. This is not good design practice. Use the CE
121
   pin to control the loading of data into the flip-flop.
122
 
123
Section 3 - Informational
124
-------------------------
125
INFO:MapLib:562 - No environment variables are currently set.
126
INFO:MapLib:535 - The following Virtex BUFG(s) is/are being retargetted to
127
   Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:
128
   BUFGP symbol "clock_BUFGP" (output signal=clock_BUFGP),
129
   BUFGP symbol "reset_n_BUFGP" (output signal=reset_n_BUFGP)
130
INFO:LIT:244 - All of the single ended outputs in this design are using slew
131
   rate limited output drivers. The delay on speed critical single ended outputs
132
   can be dramatically reduced by designating them as fast outputs in the
133
   schematic.
134
 
135
Section 4 - Removed Logic Summary
136
---------------------------------
137
   1 block(s) removed
138
   3 block(s) optimized away
139
   1 signal(s) removed
140
 
141
Section 5 - Removed Logic
142
-------------------------
143
 
144
The trimmed logic reported below is either:
145
   1. part of a cycle
146
   2. part of disabled logic
147
   3. a side-effect of other trimmed logic
148
 
149
The signal "cpu/regfil_5_1_rt1" is unused and has been removed.
150
 Unused block "cpu/regfil_5_1_rt1" (ROM) removed.
151
 
152
Optimized Block(s):
153
TYPE            BLOCK
154
GND             XST_GND
155
VCC             XST_VCC
156
MUXCY           cpu/Madd__AUX_12_Madd_cy<2>
157
 
158
To enable printing of redundant blocks removed and signals merged, set the
159
detailed map report option and rerun map.
160
 
161
Section 6 - IOB Properties
162
--------------------------
163
 
164
+------------------------------------------------------------------------------------------------------------------------+
165
| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   |
166
|                                    |         |           |             | Strength | Rate |          |          | Delay |
167
+------------------------------------------------------------------------------------------------------------------------+
168
| addr<0>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
169
| addr<1>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
170
| addr<2>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
171
| addr<3>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
172
| addr<4>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
173
| addr<5>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
174
| addr<6>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
175
| addr<7>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
176
| addr<8>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
177
| addr<9>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
178
| addr<10>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
179
| addr<11>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
180
| addr<12>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
181
| addr<13>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
182
| addr<14>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
183
| addr<15>                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
184
| b<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
185
| b<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
186
| b<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
187
| clock                              | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       |
188
| data<0>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
189
| data<1>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
190
| data<2>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
191
| data<3>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
192
| data<4>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
193
| data<5>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
194
| data<6>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
195
| data<7>                            | IOB     | BIDIR     | LVCMOS25    | 12       | SLOW | INFF1    |          | IFD   |
196 18 samiam9512
| diag<0>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
197
| diag<1>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
198
| diag<2>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
199
| diag<3>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
200
| diag<4>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
201
| diag<5>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
202
| diag<6>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
203
| diag<7>                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
204 11 samiam9512
| g<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
205
| g<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
206
| g<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
207
| hsync_n                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OFF1     |          |       |
208
| inta                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
209
| intr                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
210 18 samiam9512
| ps2_clk                            | IOB     | INPUT     | LVCMOS25    |          |      | INFF1    |          | IFD   |
211
| ps2_data                           | IOB     | INPUT     | LVCMOS25    |          |      | INFF1    |          | IFD   |
212 11 samiam9512
| r<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
213
| r<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
214
| r<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
215
| readio                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
216
| readmem                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
217
| reset_n                            | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       |
218
| vsync_n                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
219 18 samiam9512
| waitr                              | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
220 11 samiam9512
| writeio                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
221
| writemem                           | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
222
+------------------------------------------------------------------------------------------------------------------------+
223
 
224
Section 7 - RPMs
225
----------------
226
 
227
Section 8 - Guide Report
228
------------------------
229
Guide not run on this design.
230
 
231
Section 9 - Area Group and Partition Summary
232
--------------------------------------------
233
 
234
Partition Implementation Status
235
-------------------------------
236
 
237
  No Partitions were found in this design.
238
 
239
-------------------------------
240
 
241
Area Group Information
242
----------------------
243
 
244
  No area groups were found in this design.
245
 
246
----------------------
247
 
248
Section 10 - Modular Design Summary
249
-----------------------------------
250
Modular Design not used for this design.
251
 
252
Section 11 - Timing Report
253
--------------------------
254
This design was not run using timing mode.
255
 
256
Section 12 - Configuration String Details
257
-----------------------------------------
258
Use the "-detail" map option to print out Configuration Strings

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.