OpenCores
URL https://opencores.org/ocsvn/darkriscv/darkriscv/trunk

Subversion Repositories darkriscv

[/] [darkriscv/] [trunk/] [boards/] [aliexpress_hpc40gbe_xcku040/] [darksocv.xdc] - Blame information for rev 6

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 marcelos
# HPC 2x40GbE XCKU040 board
2
 
3
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
4
set_property BITSTREAM.CONFIG.CCLK_TRISTATE TRUE [current_design]
5
set_property BITSTREAM.CONFIG.CONFIGRATE 66 [current_design]
6
set_property CONFIG_VOLTAGE 2.5 [current_design]
7
set_property CFGBVS VCCO [current_design]
8
set_property BITSTREAM.CONFIG.SPI_32BIT_ADDR YES [current_design]
9
set_property BITSTREAM.CONFIG.SPI_BUSWIDTH 8 [current_design]
10
set_property BITSTREAM.CONFIG.SPI_FALL_EDGE YES [current_design]
11
set_property BITSTREAM.CONFIG.UNUSEDPIN PULLUP [current_design]
12
 
13
set_property -dict { PACKAGE_PIN D23 IOSTANDARD LVCMOS18 } [get_ports { XCLK }];
14
create_clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get_ports { XCLK }];
15
 
16
set_property -dict { PACKAGE_PIN AP10  IOSTANDARD LVCMOS33 } [get_ports { XRES }];
17
 
18
set_property -dict { PACKAGE_PIN G27  IOSTANDARD LVCMOS33 } [get_ports { UART_RXD }];
19
set_property -dict { PACKAGE_PIN H27  IOSTANDARD LVCMOS33 } [get_ports { UART_TXD }];
20
 
21
set_property -dict { PACKAGE_PIN B25  IOSTANDARD LVCMOS18 } [get_ports { LED[3] }];
22
set_property -dict { PACKAGE_PIN C26  IOSTANDARD LVCMOS18 } [get_ports { LED[2] }];
23
set_property -dict { PACKAGE_PIN B26  IOSTANDARD LVCMOS18 } [get_ports { LED[1] }];
24
set_property -dict { PACKAGE_PIN A27  IOSTANDARD LVCMOS18 } [get_ports { LED[0] }];
25
 
26
set_property -dict { PACKAGE_PIN B27  IOSTANDARD LVCMOS18 } [get_ports { DEBUG[3] }];
27
set_property -dict { PACKAGE_PIN A28  IOSTANDARD LVCMOS18 } [get_ports { DEBUG[2] }];
28
set_property -dict { PACKAGE_PIN A29  IOSTANDARD LVCMOS18 } [get_ports { DEBUG[1] }];
29
set_property -dict { PACKAGE_PIN B29  IOSTANDARD LVCMOS18 } [get_ports { DEBUG[0] }];

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.