| 1 |
2 |
mohor |
//////////////////////////////////////////////////////////////////////
|
| 2 |
|
|
//// ////
|
| 3 |
|
|
//// dbg_defines.v ////
|
| 4 |
|
|
//// ////
|
| 5 |
|
|
//// ////
|
| 6 |
|
|
//// This file is part of the SoC/OpenRISC Development Interface ////
|
| 7 |
|
|
//// http://www.opencores.org/cores/DebugInterface/ ////
|
| 8 |
|
|
//// ////
|
| 9 |
|
|
//// ////
|
| 10 |
|
|
//// Author(s): ////
|
| 11 |
|
|
//// Igor Mohor ////
|
| 12 |
|
|
//// igorm@opencores.org ////
|
| 13 |
|
|
//// ////
|
| 14 |
|
|
//// ////
|
| 15 |
|
|
//// All additional information is avaliable in the README.txt ////
|
| 16 |
|
|
//// file. ////
|
| 17 |
|
|
//// ////
|
| 18 |
|
|
//////////////////////////////////////////////////////////////////////
|
| 19 |
|
|
//// ////
|
| 20 |
|
|
//// Copyright (C) 2000,2001 Authors ////
|
| 21 |
|
|
//// ////
|
| 22 |
|
|
//// This source file may be used and distributed without ////
|
| 23 |
|
|
//// restriction provided that this copyright statement is not ////
|
| 24 |
|
|
//// removed from the file and that any derivative work contains ////
|
| 25 |
|
|
//// the original copyright notice and the associated disclaimer. ////
|
| 26 |
|
|
//// ////
|
| 27 |
|
|
//// This source file is free software; you can redistribute it ////
|
| 28 |
|
|
//// and/or modify it under the terms of the GNU Lesser General ////
|
| 29 |
|
|
//// Public License as published by the Free Software Foundation; ////
|
| 30 |
|
|
//// either version 2.1 of the License, or (at your option) any ////
|
| 31 |
|
|
//// later version. ////
|
| 32 |
|
|
//// ////
|
| 33 |
|
|
//// This source is distributed in the hope that it will be ////
|
| 34 |
|
|
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
|
| 35 |
|
|
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
|
| 36 |
|
|
//// PURPOSE. See the GNU Lesser General Public License for more ////
|
| 37 |
|
|
//// details. ////
|
| 38 |
|
|
//// ////
|
| 39 |
|
|
//// You should have received a copy of the GNU Lesser General ////
|
| 40 |
|
|
//// Public License along with this source; if not, download it ////
|
| 41 |
|
|
//// from http://www.opencores.org/lgpl.shtml ////
|
| 42 |
|
|
//// ////
|
| 43 |
|
|
//////////////////////////////////////////////////////////////////////
|
| 44 |
|
|
//
|
| 45 |
|
|
// CVS Revision History
|
| 46 |
|
|
//
|
| 47 |
|
|
// $Log: not supported by cvs2svn $
|
| 48 |
30 |
mohor |
// Revision 1.7 2001/12/06 10:08:06 mohor
|
| 49 |
|
|
// Warnings from synthesys tools fixed.
|
| 50 |
|
|
//
|
| 51 |
27 |
mohor |
// Revision 1.6 2001/11/28 09:38:30 mohor
|
| 52 |
|
|
// Trace disabled by default.
|
| 53 |
|
|
//
|
| 54 |
23 |
mohor |
// Revision 1.5 2001/10/15 09:55:47 mohor
|
| 55 |
|
|
// Wishbone interface added, few fixes for better performance,
|
| 56 |
|
|
// hooks for boundary scan testing added.
|
| 57 |
|
|
//
|
| 58 |
12 |
mohor |
// Revision 1.4 2001/09/24 14:06:42 mohor
|
| 59 |
|
|
// Changes connected to the OpenRISC access (SPR read, SPR write).
|
| 60 |
|
|
//
|
| 61 |
11 |
mohor |
// Revision 1.3 2001/09/20 10:11:25 mohor
|
| 62 |
|
|
// Working version. Few bugs fixed, comments added.
|
| 63 |
|
|
//
|
| 64 |
9 |
mohor |
// Revision 1.2 2001/09/18 14:13:47 mohor
|
| 65 |
|
|
// Trace fixed. Some registers changed, trace simplified.
|
| 66 |
|
|
//
|
| 67 |
5 |
mohor |
// Revision 1.1.1.1 2001/09/13 13:49:19 mohor
|
| 68 |
|
|
// Initial official release.
|
| 69 |
|
|
//
|
| 70 |
2 |
mohor |
// Revision 1.3 2001/06/01 22:22:35 mohor
|
| 71 |
|
|
// This is a backup. It is not a fully working version. Not for use, yet.
|
| 72 |
|
|
//
|
| 73 |
|
|
// Revision 1.2 2001/05/18 13:10:00 mohor
|
| 74 |
|
|
// Headers changed. All additional information is now avaliable in the README.txt file.
|
| 75 |
|
|
//
|
| 76 |
|
|
// Revision 1.1.1.1 2001/05/18 06:35:08 mohor
|
| 77 |
|
|
// Initial release
|
| 78 |
|
|
//
|
| 79 |
|
|
//
|
| 80 |
|
|
|
| 81 |
|
|
|
| 82 |
|
|
|
| 83 |
|
|
// Enable TRACE
|
| 84 |
23 |
mohor |
//`define TRACE_ENABLED // Uncomment this define to activate the trace
|
| 85 |
2 |
mohor |
|
| 86 |
|
|
|
| 87 |
|
|
// Define IDCODE Value
|
| 88 |
|
|
`define IDCODE_VALUE 32'hdeadbeef
|
| 89 |
|
|
|
| 90 |
|
|
// Define master clock (RISC clock)
|
| 91 |
5 |
mohor |
//`define RISC_CLOCK 50 // Half period = 50 ns => MCLK = 10 Mhz
|
| 92 |
|
|
`define RISC_CLOCK 2.5 // Half period = 5 ns => MCLK = 200 Mhz
|
| 93 |
2 |
mohor |
|
| 94 |
|
|
// Length of the Instruction register
|
| 95 |
|
|
`define IR_LENGTH 4
|
| 96 |
|
|
|
| 97 |
30 |
mohor |
// Length of the Data register (must be equal to the longest scan chain for shifting the data in)
|
| 98 |
27 |
mohor |
`define DR_LENGTH 74
|
| 99 |
2 |
mohor |
|
| 100 |
|
|
// Length of the CHAIN ID register
|
| 101 |
|
|
`define CHAIN_ID_LENGTH 4
|
| 102 |
|
|
|
| 103 |
|
|
// Length of the CRC
|
| 104 |
|
|
`define CRC_LENGTH 8
|
| 105 |
|
|
|
| 106 |
9 |
mohor |
// Trace buffer size and counter and write/read pointer width. This can be expanded when more RAM is avaliable
|
| 107 |
|
|
`define TRACECOUNTERWIDTH 5
|
| 108 |
|
|
`define TRACEBUFFERLENGTH 32 // 2^5
|
| 109 |
|
|
|
| 110 |
2 |
mohor |
`define TRACESAMPLEWIDTH 36
|
| 111 |
|
|
|
| 112 |
|
|
// OpSelect width
|
| 113 |
|
|
`define OPSELECTWIDTH 3
|
| 114 |
|
|
`define OPSELECTIONCOUNTER 8 //2^3
|
| 115 |
|
|
|
| 116 |
11 |
mohor |
// OpSelect (dbg_op_i) signal meaning
|
| 117 |
|
|
`define DEBUG_READ_PC 0
|
| 118 |
|
|
`define DEBUG_READ_LSEA 1
|
| 119 |
|
|
`define DEBUG_READ_LDATA 2
|
| 120 |
|
|
`define DEBUG_READ_SDATA 3
|
| 121 |
|
|
`define DEBUG_READ_SPR 4
|
| 122 |
|
|
`define DEBUG_WRITE_SPR 5
|
| 123 |
|
|
`define DEBUG_READ_INSTR 6
|
| 124 |
|
|
//`define Reserved 7
|
| 125 |
|
|
|
| 126 |
2 |
mohor |
// Supported Instructions
|
| 127 |
30 |
mohor |
`define EXTEST 4'b0000
|
| 128 |
|
|
`define SAMPLE_PRELOAD 4'b0001
|
| 129 |
|
|
`define IDCODE 4'b0010
|
| 130 |
|
|
`define CHAIN_SELECT 4'b0011
|
| 131 |
|
|
`define INTEST 4'b0100
|
| 132 |
|
|
`define CLAMP 4'b0101
|
| 133 |
|
|
`define CLAMPZ 4'b0110
|
| 134 |
|
|
`define HIGHZ 4'b0111
|
| 135 |
|
|
`define DEBUG 4'b1000
|
| 136 |
|
|
`define BYPASS 4'b1111
|
| 137 |
2 |
mohor |
|
| 138 |
|
|
// Chains
|
| 139 |
|
|
`define GLOBAL_BS_CHAIN 4'b0000
|
| 140 |
|
|
`define RISC_DEBUG_CHAIN 4'b0001
|
| 141 |
|
|
`define RISC_TEST_CHAIN 4'b0010
|
| 142 |
|
|
`define TRACE_TEST_CHAIN 4'b0011
|
| 143 |
|
|
`define REGISTER_SCAN_CHAIN 4'b0100
|
| 144 |
12 |
mohor |
`define WISHBONE_SCAN_CHAIN 4'b0101
|
| 145 |
2 |
mohor |
|
| 146 |
|
|
// Registers addresses
|
| 147 |
|
|
`define MODER_ADR 5'h00
|
| 148 |
|
|
`define TSEL_ADR 5'h01
|
| 149 |
|
|
`define QSEL_ADR 5'h02
|
| 150 |
|
|
`define SSEL_ADR 5'h03
|
| 151 |
5 |
mohor |
`define RISCOP_ADR 5'h04
|
| 152 |
|
|
`define RECSEL_ADR 5'h10
|
| 153 |
2 |
mohor |
|
| 154 |
|
|
|
| 155 |
|
|
// Registers default values (after reset)
|
| 156 |
5 |
mohor |
`define MODER_DEF 2'h0
|
| 157 |
2 |
mohor |
`define TSEL_DEF 32'h00000000
|
| 158 |
|
|
`define QSEL_DEF 32'h00000000
|
| 159 |
|
|
`define SSEL_DEF 32'h00000000
|
| 160 |
5 |
mohor |
`define RISCOP_DEF 2'h0
|
| 161 |
9 |
mohor |
`define RECSEL_DEF 7'h0
|