1 |
6 |
jdoin |
Release 13.1 Map O.40d (nt)
|
2 |
|
|
Xilinx Map Application Log File for Design 'debounce_atlys_top'
|
3 |
|
|
|
4 |
|
|
Design Information
|
5 |
|
|
------------------
|
6 |
|
|
Command Line : map -intstyle ise -p xc6slx45-csg324-2 -w -logic_opt off -ol
|
7 |
|
|
high -xe n -t 1 -xt 0 -register_duplication off -r 4 -global_opt area
|
8 |
|
|
-equivalent_register_removal on -mt 2 -detail -ir off -pr off -lc area -power
|
9 |
|
|
off -o debounce_atlys_top_map.ncd debounce_atlys_top.ngd debounce_atlys_top.pcf
|
10 |
|
|
Target Device : xc6slx45
|
11 |
|
|
Target Package : csg324
|
12 |
|
|
Target Speed : -2
|
13 |
|
|
Mapper Version : spartan6 -- $Revision: 1.55 $
|
14 |
8 |
jdoin |
Mapped Date : Mon Aug 15 23:25:20 2011
|
15 |
6 |
jdoin |
|
16 |
|
|
Running global optimization...
|
17 |
|
|
Mapping design into LUTs...
|
18 |
|
|
Running directed packing...
|
19 |
|
|
Running delay-based LUT packing...
|
20 |
|
|
Updating timing models...
|
21 |
|
|
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
|
22 |
|
|
(.mrp).
|
23 |
|
|
Running timing-driven placement...
|
24 |
7 |
jdoin |
Total REAL time at the beginning of Placer: 9 secs
|
25 |
6 |
jdoin |
Total CPU time at the beginning of Placer: 7 secs
|
26 |
|
|
|
27 |
|
|
Phase 1.1 Initial Placement Analysis
|
28 |
8 |
jdoin |
Phase 1.1 Initial Placement Analysis (Checksum:ed93dd56) REAL time: 11 secs
|
29 |
6 |
jdoin |
|
30 |
|
|
Phase 2.7 Design Feasibility Check
|
31 |
8 |
jdoin |
Phase 2.7 Design Feasibility Check (Checksum:ed93dd56) REAL time: 11 secs
|
32 |
6 |
jdoin |
|
33 |
|
|
Phase 3.31 Local Placement Optimization
|
34 |
8 |
jdoin |
Phase 3.31 Local Placement Optimization (Checksum:ed93dd56) REAL time: 11 secs
|
35 |
6 |
jdoin |
|
36 |
|
|
Phase 4.2 Initial Placement for Architecture Specific Features
|
37 |
|
|
|
38 |
|
|
Phase 4.2 Initial Placement for Architecture Specific Features
|
39 |
8 |
jdoin |
(Checksum:feb5d5d6) REAL time: 13 secs
|
40 |
6 |
jdoin |
|
41 |
|
|
Phase 5.36 Local Placement Optimization
|
42 |
8 |
jdoin |
Phase 5.36 Local Placement Optimization (Checksum:feb5d5d6) REAL time: 13 secs
|
43 |
6 |
jdoin |
|
44 |
|
|
Phase 6.30 Global Clock Region Assignment
|
45 |
8 |
jdoin |
Phase 6.30 Global Clock Region Assignment (Checksum:feb5d5d6) REAL time: 13 secs
|
46 |
6 |
jdoin |
|
47 |
|
|
Phase 7.3 Local Placement Optimization
|
48 |
8 |
jdoin |
Phase 7.3 Local Placement Optimization (Checksum:feb5d5d6) REAL time: 13 secs
|
49 |
6 |
jdoin |
|
50 |
|
|
Phase 8.5 Local Placement Optimization
|
51 |
8 |
jdoin |
Phase 8.5 Local Placement Optimization (Checksum:feb5d5d6) REAL time: 13 secs
|
52 |
6 |
jdoin |
|
53 |
|
|
Phase 9.8 Global Placement
|
54 |
|
|
...
|
55 |
|
|
..
|
56 |
8 |
jdoin |
Phase 9.8 Global Placement (Checksum:6e34e131) REAL time: 13 secs
|
57 |
6 |
jdoin |
|
58 |
|
|
Phase 10.5 Local Placement Optimization
|
59 |
8 |
jdoin |
Phase 10.5 Local Placement Optimization (Checksum:6e34e131) REAL time: 13 secs
|
60 |
6 |
jdoin |
|
61 |
|
|
Phase 11.18 Placement Optimization
|
62 |
8 |
jdoin |
Phase 11.18 Placement Optimization (Checksum:ddc79b4e) REAL time: 13 secs
|
63 |
6 |
jdoin |
|
64 |
|
|
Phase 12.5 Local Placement Optimization
|
65 |
8 |
jdoin |
Phase 12.5 Local Placement Optimization (Checksum:ddc79b4e) REAL time: 13 secs
|
66 |
6 |
jdoin |
|
67 |
|
|
Phase 13.34 Placement Validation
|
68 |
8 |
jdoin |
Phase 13.34 Placement Validation (Checksum:d90e05db) REAL time: 13 secs
|
69 |
6 |
jdoin |
|
70 |
8 |
jdoin |
Total REAL time to Placer completion: 13 secs
|
71 |
7 |
jdoin |
Total CPU time to Placer completion: 10 secs
|
72 |
6 |
jdoin |
Running post-placement packing...
|
73 |
|
|
Writing output files...
|
74 |
|
|
|
75 |
|
|
Design Summary
|
76 |
|
|
--------------
|
77 |
|
|
|
78 |
|
|
Design Summary:
|
79 |
|
|
Number of errors: 0
|
80 |
|
|
Number of warnings: 0
|
81 |
|
|
Slice Logic Utilization:
|
82 |
7 |
jdoin |
Number of Slice Registers: 42 out of 54,576 1%
|
83 |
|
|
Number used as Flip Flops: 42
|
84 |
6 |
jdoin |
Number used as Latches: 0
|
85 |
|
|
Number used as Latch-thrus: 0
|
86 |
|
|
Number used as AND/OR logics: 0
|
87 |
7 |
jdoin |
Number of Slice LUTs: 37 out of 27,288 1%
|
88 |
|
|
Number used as logic: 36 out of 27,288 1%
|
89 |
6 |
jdoin |
Number using O6 output only: 18
|
90 |
7 |
jdoin |
Number using O5 output only: 11
|
91 |
|
|
Number using O5 and O6: 7
|
92 |
6 |
jdoin |
Number used as ROM: 0
|
93 |
|
|
Number used as Memory: 0 out of 6,408 0%
|
94 |
7 |
jdoin |
Number used exclusively as route-thrus: 1
|
95 |
|
|
Number with same-slice register load: 0
|
96 |
6 |
jdoin |
Number with same-slice carry load: 1
|
97 |
|
|
Number with other load: 0
|
98 |
|
|
|
99 |
|
|
Slice Logic Distribution:
|
100 |
7 |
jdoin |
Number of occupied Slices: 19 out of 6,822 1%
|
101 |
|
|
Number of LUT Flip Flop pairs used: 56
|
102 |
|
|
Number with an unused Flip Flop: 20 out of 56 35%
|
103 |
|
|
Number with an unused LUT: 19 out of 56 33%
|
104 |
|
|
Number of fully used LUT-FF pairs: 17 out of 56 30%
|
105 |
6 |
jdoin |
Number of unique control sets: 3
|
106 |
|
|
Number of slice register sites lost
|
107 |
7 |
jdoin |
to control set restrictions: 6 out of 54,576 1%
|
108 |
6 |
jdoin |
|
109 |
|
|
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
110 |
|
|
one Flip Flop within a slice. A control set is a unique combination of
|
111 |
|
|
clock, reset, set, and enable signals for a registered element.
|
112 |
|
|
The Slice Logic Distribution report is not meaningful if the design is
|
113 |
|
|
over-mapped for a non-slice resource or if Placement fails.
|
114 |
|
|
|
115 |
|
|
IO Utilization:
|
116 |
7 |
jdoin |
Number of bonded IOBs: 31 out of 218 14%
|
117 |
|
|
Number of LOCed IOBs: 31 out of 31 100%
|
118 |
6 |
jdoin |
|
119 |
|
|
Specific Feature Utilization:
|
120 |
|
|
Number of RAMB16BWERs: 0 out of 116 0%
|
121 |
|
|
Number of RAMB8BWERs: 0 out of 232 0%
|
122 |
|
|
Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%
|
123 |
|
|
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
|
124 |
|
|
Number of BUFG/BUFGMUXs: 1 out of 16 6%
|
125 |
|
|
Number used as BUFGs: 1
|
126 |
|
|
Number used as BUFGMUX: 0
|
127 |
|
|
Number of DCM/DCM_CLKGENs: 0 out of 8 0%
|
128 |
|
|
Number of ILOGIC2/ISERDES2s: 0 out of 376 0%
|
129 |
|
|
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 376 0%
|
130 |
|
|
Number of OLOGIC2/OSERDES2s: 0 out of 376 0%
|
131 |
|
|
Number of BSCANs: 0 out of 4 0%
|
132 |
|
|
Number of BUFHs: 0 out of 256 0%
|
133 |
|
|
Number of BUFPLLs: 0 out of 8 0%
|
134 |
|
|
Number of BUFPLL_MCBs: 0 out of 4 0%
|
135 |
|
|
Number of DSP48A1s: 0 out of 58 0%
|
136 |
|
|
Number of ICAPs: 0 out of 1 0%
|
137 |
|
|
Number of MCBs: 0 out of 2 0%
|
138 |
|
|
Number of PCILOGICSEs: 0 out of 2 0%
|
139 |
|
|
Number of PLL_ADVs: 0 out of 4 0%
|
140 |
|
|
Number of PMVs: 0 out of 1 0%
|
141 |
|
|
Number of STARTUPs: 0 out of 1 0%
|
142 |
|
|
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
143 |
|
|
|
144 |
7 |
jdoin |
Average Fanout of Non-Clock Nets: 2.37
|
145 |
6 |
jdoin |
|
146 |
8 |
jdoin |
Peak Memory Usage: 298 MB
|
147 |
|
|
Total REAL time to MAP completion: 15 secs
|
148 |
6 |
jdoin |
Total CPU time to MAP completion (all processors): 11 secs
|
149 |
|
|
|
150 |
|
|
Mapping completed.
|
151 |
|
|
See MAP report file "debounce_atlys_top_map.mrp" for details.
|