OpenCores
URL https://opencores.org/ocsvn/debouncer_vhdl/debouncer_vhdl/trunk

Subversion Repositories debouncer_vhdl

[/] [debouncer_vhdl/] [trunk/] [bench/] [debounce_atlys_top_map.mrp] - Blame information for rev 8

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 jdoin
Release 13.1 Map O.40d (nt)
2
Xilinx Mapping Report File for Design 'debounce_atlys_top'
3
 
4
Design Information
5
------------------
6
Command Line   : map -intstyle ise -p xc6slx45-csg324-2 -w -logic_opt off -ol
7
high -xe n -t 1 -xt 0 -register_duplication off -r 4 -global_opt area
8
-equivalent_register_removal on -mt 2 -detail -ir off -pr off -lc area -power
9
off -o debounce_atlys_top_map.ncd debounce_atlys_top.ngd debounce_atlys_top.pcf
10
Target Device  : xc6slx45
11
Target Package : csg324
12
Target Speed   : -2
13
Mapper Version : spartan6 -- $Revision: 1.55 $
14 8 jdoin
Mapped Date    : Mon Aug 15 23:25:20 2011
15 6 jdoin
 
16
Design Summary
17
--------------
18
Number of errors:      0
19
Number of warnings:    0
20
Slice Logic Utilization:
21 7 jdoin
  Number of Slice Registers:                    42 out of  54,576    1%
22
    Number used as Flip Flops:                  42
23 6 jdoin
    Number used as Latches:                      0
24
    Number used as Latch-thrus:                  0
25
    Number used as AND/OR logics:                0
26 7 jdoin
  Number of Slice LUTs:                         37 out of  27,288    1%
27
    Number used as logic:                       36 out of  27,288    1%
28 6 jdoin
      Number using O6 output only:              18
29 7 jdoin
      Number using O5 output only:              11
30
      Number using O5 and O6:                    7
31 6 jdoin
      Number used as ROM:                        0
32
    Number used as Memory:                       0 out of   6,408    0%
33 7 jdoin
    Number used exclusively as route-thrus:      1
34
      Number with same-slice register load:      0
35 6 jdoin
      Number with same-slice carry load:         1
36
      Number with other load:                    0
37
 
38
Slice Logic Distribution:
39 7 jdoin
  Number of occupied Slices:                    19 out of   6,822    1%
40
  Number of LUT Flip Flop pairs used:           56
41
    Number with an unused Flip Flop:            20 out of      56   35%
42
    Number with an unused LUT:                  19 out of      56   33%
43
    Number of fully used LUT-FF pairs:          17 out of      56   30%
44 6 jdoin
    Number of unique control sets:               3
45
    Number of slice register sites lost
46 7 jdoin
      to control set restrictions:               6 out of  54,576    1%
47 6 jdoin
 
48
  A LUT Flip Flop pair for this architecture represents one LUT paired with
49
  one Flip Flop within a slice.  A control set is a unique combination of
50
  clock, reset, set, and enable signals for a registered element.
51
  The Slice Logic Distribution report is not meaningful if the design is
52
  over-mapped for a non-slice resource or if Placement fails.
53
 
54
IO Utilization:
55 7 jdoin
  Number of bonded IOBs:                        31 out of     218   14%
56
    Number of LOCed IOBs:                       31 out of      31  100%
57 6 jdoin
 
58
Specific Feature Utilization:
59
  Number of RAMB16BWERs:                         0 out of     116    0%
60
  Number of RAMB8BWERs:                          0 out of     232    0%
61
  Number of BUFIO2/BUFIO2_2CLKs:                 0 out of      32    0%
62
  Number of BUFIO2FB/BUFIO2FB_2CLKs:             0 out of      32    0%
63
  Number of BUFG/BUFGMUXs:                       1 out of      16    6%
64
    Number used as BUFGs:                        1
65
    Number used as BUFGMUX:                      0
66
  Number of DCM/DCM_CLKGENs:                     0 out of       8    0%
67
  Number of ILOGIC2/ISERDES2s:                   0 out of     376    0%
68
  Number of IODELAY2/IODRP2/IODRP2_MCBs:         0 out of     376    0%
69
  Number of OLOGIC2/OSERDES2s:                   0 out of     376    0%
70
  Number of BSCANs:                              0 out of       4    0%
71
  Number of BUFHs:                               0 out of     256    0%
72
  Number of BUFPLLs:                             0 out of       8    0%
73
  Number of BUFPLL_MCBs:                         0 out of       4    0%
74
  Number of DSP48A1s:                            0 out of      58    0%
75
  Number of ICAPs:                               0 out of       1    0%
76
  Number of MCBs:                                0 out of       2    0%
77
  Number of PCILOGICSEs:                         0 out of       2    0%
78
  Number of PLL_ADVs:                            0 out of       4    0%
79
  Number of PMVs:                                0 out of       1    0%
80
  Number of STARTUPs:                            0 out of       1    0%
81
  Number of SUSPEND_SYNCs:                       0 out of       1    0%
82
 
83 7 jdoin
Average Fanout of Non-Clock Nets:                2.37
84 6 jdoin
 
85 8 jdoin
Peak Memory Usage:  298 MB
86
Total REAL time to MAP completion:  15 secs
87 6 jdoin
Total CPU time to MAP completion (all processors):   11 secs
88
 
89
Table of Contents
90
-----------------
91
Section 1 - Errors
92
Section 2 - Warnings
93
Section 3 - Informational
94
Section 4 - Removed Logic Summary
95
Section 5 - Removed Logic
96
Section 6 - IOB Properties
97
Section 7 - RPMs
98
Section 8 - Guide Report
99
Section 9 - Area Group and Partition Summary
100
Section 10 - Timing Report
101
Section 11 - Configuration String Information
102
Section 12 - Control Set Information
103
Section 13 - Utilization by Hierarchy
104
 
105
Section 1 - Errors
106
------------------
107
 
108
Section 2 - Warnings
109
--------------------
110
 
111
Section 3 - Informational
112
-------------------------
113
INFO:Map:284 - Map is running with the multi-threading option on. Map currently
114
   supports the use of up to 2 processors. Based on the the user options and
115
   machine load, Map will use 2 processors during this run.
116
INFO:LIT:243 - Logical network gclk_i_BUFGP/N2 has no load.
117
INFO:LIT:243 - Logical network gclk_i_BUFGP/N3 has no load.
118
INFO:MapLib:562 - No environment variables are currently set.
119
INFO:LIT:244 - All of the single ended outputs in this design are using slew
120
   rate limited output drivers. The delay on speed critical single ended outputs
121
   can be dramatically reduced by designating them as fast outputs.
122
INFO:Pack:1716 - Initializing temperature to 85.000 Celsius. (default - Range:
123
   0.000 to 85.000 Celsius)
124
INFO:Pack:1720 - Initializing voltage to 1.140 Volts. (default - Range: 1.140 to
125
   1.260 Volts)
126
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
127
   (.mrp).
128
INFO:Pack:1650 - Map created a placed design.
129
 
130
Section 4 - Removed Logic Summary
131
---------------------------------
132
   2 block(s) removed
133
   2 block(s) optimized away
134
   2 signal(s) removed
135
  12 Block(s) redundant
136
 
137
Section 5 - Removed Logic
138
-------------------------
139
 
140
The trimmed logic report below shows the logic removed from your design due to
141
sourceless or loadless signals, and VCC or ground connections.  If the removal
142
of a signal or symbol results in the subsequent removal of an additional signal
143
or symbol, the message explaining that second removal will be indented.  This
144
indentation will be repeated as a chain of related logic is removed.
145
 
146
To quickly locate the original cause for the removal of a chain of logic, look
147
above the place where that logic is listed in the trimming report, then locate
148
the lines that are least indented (begin at the leftmost edge).
149
 
150
The signal "gclk_i_BUFGP/N2" is sourceless and has been removed.
151
The signal "gclk_i_BUFGP/N3" is sourceless and has been removed.
152
Unused block "gclk_i_BUFGP/XST_GND" (ZERO) removed.
153
Unused block "gclk_i_BUFGP/XST_VCC" (ONE) removed.
154
 
155
Optimized Block(s):
156
TYPE            BLOCK
157
GND             XST_GND
158
VCC             XST_VCC
159
 
160
Redundant Block(s):
161
TYPE            BLOCK
162
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<11>_rt
163
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<10>_rt
164
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<9>_rt
165
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<8>_rt
166
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<7>_rt
167
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<6>_rt
168
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<5>_rt
169
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<4>_rt
170
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<3>_rt
171
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<2>_rt
172
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_cy<1>_rt
173
LUT1            Inst_sw_debouncer/Mcount_cnt_reg_xor<12>_rt
174
 
175
Section 6 - IOB Properties
176
--------------------------
177
 
178
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
179
| IOB Name                           | Type             | Direction | IO Standard          | Diff  | Drive    | Slew | Reg (s)      | Resistor | IOB      |
180
|                                    |                  |           |                      | Term  | Strength | Rate |              |          | Delay    |
181
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
182
| dbg_o<0>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
183
| dbg_o<1>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
184
| dbg_o<2>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
185
| dbg_o<3>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
186
| dbg_o<4>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
187
| dbg_o<5>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
188
| dbg_o<6>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
189
| dbg_o<7>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
190
| dbg_o<8>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
191
| dbg_o<9>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
192
| dbg_o<10>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
193
| dbg_o<11>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
194
| dbg_o<12>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
195
| dbg_o<13>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
196
| dbg_o<14>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
197
| dbg_o<15>                          | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
198
| gclk_i                             | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
199
| led_o<0>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
200
| led_o<1>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
201
| led_o<2>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
202
| led_o<3>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
203
| led_o<4>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
204
| led_o<5>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
205
| led_o<6>                           | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
206
| sw_i<0>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
207
| sw_i<1>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
208
| sw_i<2>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
209
| sw_i<3>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
210
| sw_i<4>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
211
| sw_i<5>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
212
| sw_i<6>                            | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
213
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
214
 
215
Section 7 - RPMs
216
----------------
217
 
218
Section 8 - Guide Report
219
------------------------
220
Guide not run on this design.
221
 
222
Section 9 - Area Group and Partition Summary
223
--------------------------------------------
224
 
225
Partition Implementation Status
226
-------------------------------
227
 
228
  No Partitions were found in this design.
229
 
230
-------------------------------
231
 
232
Area Group Information
233
----------------------
234
 
235
  No area groups were found in this design.
236
 
237
----------------------
238
 
239
Section 10 - Timing Report
240
--------------------------
241
A logic-level (pre-route) timing report can be generated by using Xilinx static
242
timing analysis tools, Timing Analyzer (GUI) or TRCE (command line), with the
243
mapped NCD and PCF files. Please note that this timing report will be generated
244
using estimated delay information. For accurate numbers, please generate a
245
timing report with the post Place and Route NCD file.
246
 
247
For more information about the Timing Analyzer, consult the Xilinx Timing
248
Analyzer Reference Manual; for more information about TRCE, consult the Xilinx
249
Command Line Tools User Guide "TRACE" chapter.
250
 
251
Section 11 - Configuration String Details
252
-----------------------------------------
253
 
254
Section 12 - Control Set Information
255
------------------------------------
256
+-----------------------------------------------------------------------------------------------------------+
257
| Clock Signal | Reset Signal | Set Signal | Enable Signal              | Slice Load Count | Bel Load Count |
258
+-----------------------------------------------------------------------------------------------------------+
259 7 jdoin
| gclk_i_BUFGP |              |            |                            | 8                | 28             |
260
| gclk_i_BUFGP |              |            | Inst_sw_debouncer/strb_reg | 2                | 7              |
261
| gclk_i_BUFGP |              |            | lut107_31                  | 2                | 7              |
262 6 jdoin
+-----------------------------------------------------------------------------------------------------------+
263
 
264
Section 13 - Utilization by Hierarchy
265
-------------------------------------
266
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
267
| Module              | Partition | Slices*       | Slice Reg     | LUTs          | LUTRAM        | BRAM/FIFO | DSP48A1 | BUFG  | BUFIO | BUFR  | DCM   | PLL_ADV   | Full Hierarchical Name                |
268
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
269 7 jdoin
| debounce_atlys_top/ |           | 14/28         | 7/42          | 24/25         | 0/0           | 0/0       | 0/0     | 1/1   | 0/0   | 0/0   | 0/0   | 0/0       | debounce_atlys_top                    |
270
| +Inst_sw_debouncer  |           | 14/14         | 35/35         | 1/1           | 0/0           | 0/0       | 0/0     | 0/0   | 0/0   | 0/0   | 0/0   | 0/0       | debounce_atlys_top/Inst_sw_debouncer  |
271 6 jdoin
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
272
 
273
* Slices can be packed with basic elements from multiple hierarchies.
274
  Therefore, a slice will be counted in every hierarchical module
275
  that each of its packed basic elements belong to.
276
** For each column, there are two numbers reported /.
277
    is the number of elements that belong to that specific hierarchical module.
278
    is the total number of elements from that hierarchical module and any lower level
279
   hierarchical modules below.
280
*** The LUTRAM column counts all LUTs used as memory including RAM, ROM, and shift registers.

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.