1 |
3 |
entactogen |
|
2 |
|
|
-- Copyright (c) 2013 Antonio de la Piedra
|
3 |
|
|
|
4 |
|
|
-- This program is free software: you can redistribute it and/or modify
|
5 |
|
|
-- it under the terms of the GNU General Public License as published by
|
6 |
|
|
-- the Free Software Foundation, either version 3 of the License, or
|
7 |
|
|
-- (at your option) any later version.
|
8 |
|
|
|
9 |
|
|
-- This program is distributed in the hope that it will be useful,
|
10 |
|
|
-- but WITHOUT ANY WARRANTY; without even the implied warranty of
|
11 |
|
|
-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
12 |
|
|
-- GNU General Public License for more details.
|
13 |
|
|
|
14 |
|
|
-- You should have received a copy of the GNU General Public License
|
15 |
|
|
-- along with this program. If not, see <http://www.gnu.org/licenses/>.
|
16 |
|
|
|
17 |
2 |
entactogen |
library IEEE;
|
18 |
|
|
use IEEE.STD_LOGIC_1164.ALL;
|
19 |
|
|
|
20 |
|
|
entity key_schedule is
|
21 |
|
|
port(clk : in std_logic;
|
22 |
|
|
rst : in std_logic;
|
23 |
|
|
mode : in std_logic; -- 0 encrypt, 1 decrypt
|
24 |
|
|
key : in std_logic_vector(55 downto 0);
|
25 |
|
|
key_out : out std_logic_vector(47 downto 0));
|
26 |
|
|
end key_schedule;
|
27 |
|
|
|
28 |
|
|
architecture Behavioral of key_schedule is
|
29 |
|
|
signal init_key_s : std_logic_vector(55 downto 0);
|
30 |
|
|
signal c_0_s : std_logic_vector(27 downto 0);
|
31 |
|
|
signal d_0_s : std_logic_vector(27 downto 0);
|
32 |
|
|
|
33 |
|
|
signal shift_s : std_logic_vector(15 downto 0);
|
34 |
|
|
signal key_pre_s : std_logic_vector(55 downto 0);
|
35 |
|
|
signal key_pre_delay_s : std_logic_vector(55 downto 0);
|
36 |
|
|
|
37 |
|
|
begin
|
38 |
|
|
|
39 |
|
|
pr_seq: process(clk, rst, key, shift_s(15), mode)
|
40 |
|
|
begin
|
41 |
|
|
if rst = '1' then
|
42 |
|
|
c_0_s <= key(55 downto 28);
|
43 |
|
|
d_0_s <= key(27 downto 0);
|
44 |
|
|
elsif rising_edge(clk) then
|
45 |
|
|
if shift_s(15) = '0' then
|
46 |
|
|
if mode = '0' then
|
47 |
|
|
c_0_s <= c_0_s(26 downto 0) & c_0_s(27);
|
48 |
|
|
d_0_s <= d_0_s(26 downto 0) & d_0_s(27);
|
49 |
|
|
else
|
50 |
|
|
c_0_s <= c_0_s(0) & c_0_s(27 downto 1);
|
51 |
|
|
d_0_s <= d_0_s(0) & d_0_s(27 downto 1);
|
52 |
|
|
end if;
|
53 |
|
|
else
|
54 |
|
|
if mode = '0' then
|
55 |
|
|
c_0_s <= c_0_s(25 downto 0) & c_0_s(27 downto 26);
|
56 |
|
|
d_0_s <= d_0_s(25 downto 0) & d_0_s(27 downto 26);
|
57 |
|
|
else
|
58 |
|
|
c_0_s <= c_0_s(1 downto 0) & c_0_s(27 downto 2);
|
59 |
|
|
d_0_s <= d_0_s(1 downto 0) & d_0_s(27 downto 2);
|
60 |
|
|
end if;
|
61 |
|
|
end if;
|
62 |
|
|
end if;
|
63 |
|
|
end process;
|
64 |
|
|
|
65 |
|
|
pr_shr: process(clk, rst, mode)
|
66 |
|
|
begin
|
67 |
|
|
if rst = '1' then
|
68 |
|
|
if mode = '0' then
|
69 |
|
|
shift_s <= "0011111101111110";
|
70 |
|
|
else
|
71 |
|
|
shift_s <= "0111111011111100";
|
72 |
|
|
end if;
|
73 |
|
|
elsif rising_edge(clk) then
|
74 |
|
|
shift_s <= shift_s(14 downto 0) & shift_s(15);
|
75 |
|
|
end if;
|
76 |
|
|
end process;
|
77 |
|
|
|
78 |
|
|
key_pre_s <= c_0_s & d_0_s;
|
79 |
|
|
|
80 |
|
|
pr_delay: process(clk, mode, key_pre_s)
|
81 |
|
|
begin
|
82 |
|
|
if rising_edge(clk) then
|
83 |
|
|
if mode = '1' then
|
84 |
|
|
key_pre_delay_s <= key_pre_s;
|
85 |
|
|
end if;
|
86 |
|
|
end if;
|
87 |
|
|
end process;
|
88 |
|
|
|
89 |
|
|
|
90 |
|
|
key_out <= (key_pre_s (42) & key_pre_s (39) & key_pre_s (45) & key_pre_s (32) & key_pre_s (55) & key_pre_s (51) & key_pre_s (53) & key_pre_s (28) &
|
91 |
|
|
key_pre_s (41) & key_pre_s (50) & key_pre_s (35) & key_pre_s (46) & key_pre_s (33) & key_pre_s (37) & key_pre_s (44) & key_pre_s (52) &
|
92 |
|
|
key_pre_s (30) & key_pre_s (48) & key_pre_s (40) & key_pre_s (49) & key_pre_s (29) & key_pre_s (36) & key_pre_s (43) & key_pre_s (54) &
|
93 |
|
|
key_pre_s (15) & key_pre_s (4) & key_pre_s (25) & key_pre_s (19) & key_pre_s (9) & key_pre_s (1) & key_pre_s (26) & key_pre_s (16) &
|
94 |
|
|
key_pre_s (5) & key_pre_s (11) & key_pre_s (23) & key_pre_s (8) & key_pre_s (12) & key_pre_s (7) & key_pre_s (17) & key_pre_s (0) &
|
95 |
|
|
key_pre_s (22) & key_pre_s (3) & key_pre_s (10) & key_pre_s (14) & key_pre_s (6) & key_pre_s (20) & key_pre_s (27) & key_pre_s (24))
|
96 |
|
|
when mode = '0' else
|
97 |
|
|
(key_pre_delay_s (42) & key_pre_delay_s (39) & key_pre_delay_s (45) & key_pre_delay_s (32) & key_pre_delay_s (55) & key_pre_delay_s (51) & key_pre_delay_s (53) & key_pre_delay_s (28) &
|
98 |
|
|
key_pre_delay_s (41) & key_pre_delay_s (50) & key_pre_delay_s (35) & key_pre_delay_s (46) & key_pre_delay_s (33) & key_pre_delay_s (37) & key_pre_delay_s (44) & key_pre_delay_s (52) &
|
99 |
|
|
key_pre_delay_s (30) & key_pre_delay_s (48) & key_pre_delay_s (40) & key_pre_delay_s (49) & key_pre_delay_s (29) & key_pre_delay_s (36) & key_pre_delay_s (43) & key_pre_delay_s (54) &
|
100 |
|
|
key_pre_delay_s (15) & key_pre_delay_s (4) & key_pre_delay_s (25) & key_pre_delay_s (19) & key_pre_delay_s (9) & key_pre_delay_s (1) & key_pre_delay_s (26) & key_pre_delay_s (16) &
|
101 |
|
|
key_pre_delay_s (5) & key_pre_delay_s (11) & key_pre_delay_s (23) & key_pre_delay_s (8) & key_pre_delay_s (12) & key_pre_delay_s (7) & key_pre_delay_s (17) & key_pre_delay_s (0) &
|
102 |
|
|
key_pre_delay_s (22) & key_pre_delay_s (3) & key_pre_delay_s (10) & key_pre_delay_s (14) & key_pre_delay_s (6) & key_pre_delay_s (20) & key_pre_delay_s (27) & key_pre_delay_s (24));
|
103 |
|
|
|
104 |
|
|
end Behavioral;
|
105 |
|
|
|