OpenCores
URL https://opencores.org/ocsvn/diogenes/diogenes/trunk

Subversion Repositories diogenes

[/] [diogenes/] [tags/] [initial/] [vhdl/] [xst/] [work/] [hdllib.ref] - Blame information for rev 236

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 212 fellnhofer
EN video_ram NULL /home/andi/xilinx/diogenes/vhdl/video_ram.vhd sub00/vhpl32 1201550680
2
AR fifo_elem rtl /home/andi/xilinx/diogenes/vhdl/fifo.vhd sub00/vhpl19 1201550677
3
EN dmem NULL /home/andi/xilinx/diogenes/vhdl/cpu/dmem.vhd sub00/vhpl06 1201550664
4
AR regfile behavioral /home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd sub00/vhpl11 1201550669
5
EN regfile NULL /home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd sub00/vhpl10 1201550668
6
AR alu behavioral /home/andi/xilinx/diogenes/vhdl/cpu/alu.vhd sub00/vhpl09 1201550667
7
AR vga behavioral /home/andi/xilinx/diogenes/vhdl/vga/vga.vhdl sub00/vhpl31 1201550683
8
AR cpu behavioral /home/andi/xilinx/diogenes/vhdl/cpu/cpu.vhd sub00/vhpl27 1201550689
9
AR dmem dmem_a /home/andi/xilinx/diogenes/vhdl/cpu/dmem.vhd sub00/vhpl07 1201550665
10
AR mysio behavioral /home/andi/xilinx/diogenes/vhdl/sio.vhd sub00/vhpl29 1201550691
11
EN cpu NULL /home/andi/xilinx/diogenes/vhdl/cpu/cpu.vhd sub00/vhpl26 1201550688
12
AR execute behavioral /home/andi/xilinx/diogenes/vhdl/cpu/execute.vhd sub00/vhpl17 1201550675
13
AR fetch behavioral /home/andi/xilinx/diogenes/vhdl/cpu/fetch.vhd sub00/vhpl13 1201550671
14
AR video_ram video_ram_a /home/andi/xilinx/diogenes/vhdl/video_ram.vhd sub00/vhpl33 1201550681
15
EN dist_mem NULL /home/andi/xilinx/diogenes/vhdl/cpu/dist_mem.vhd sub00/vhpl04 1201550662
16
EN vga NULL /home/andi/xilinx/diogenes/vhdl/vga/vga.vhdl sub00/vhpl30 1201550682
17
EN mysio NULL /home/andi/xilinx/diogenes/vhdl/sio.vhd sub00/vhpl28 1201550690
18
AR barrel behavioral /home/andi/xilinx/diogenes/vhdl/cpu/barrel.vhd sub00/vhpl03 1201550661
19
EN barrel NULL /home/andi/xilinx/diogenes/vhdl/cpu/barrel.vhd sub00/vhpl02 1201550660
20
EN execute NULL /home/andi/xilinx/diogenes/vhdl/cpu/execute.vhd sub00/vhpl16 1201550674
21
PB types types /home/andi/xilinx/diogenes/vhdl/types.vhd sub00/vhpl01 1201550659
22
AR pmem pmem_a /home/andi/xilinx/diogenes/vhdl/cpu/pmem.vhd sub00/vhpl25 1201550687
23
PH types NULL /home/andi/xilinx/diogenes/vhdl/types.vhd sub00/vhpl00 1201550658
24
EN sc_uart NULL /home/andi/xilinx/diogenes/vhdl/sc_uart.vhd sub00/vhpl22 1201550684
25
EN fifo_elem NULL /home/andi/xilinx/diogenes/vhdl/fifo.vhd sub00/vhpl18 1201550676
26
EN pmem NULL /home/andi/xilinx/diogenes/vhdl/cpu/pmem.vhd sub00/vhpl24 1201550686
27
AR fifo rtl /home/andi/xilinx/diogenes/vhdl/fifo.vhd sub00/vhpl21 1201550679
28
EN decode NULL /home/andi/xilinx/diogenes/vhdl/cpu/decode.vhd sub00/vhpl14 1201550672
29
EN fetch NULL /home/andi/xilinx/diogenes/vhdl/cpu/fetch.vhd sub00/vhpl12 1201550670
30
EN fifo NULL /home/andi/xilinx/diogenes/vhdl/fifo.vhd sub00/vhpl20 1201550678
31
AR sc_uart rtl /home/andi/xilinx/diogenes/vhdl/sc_uart.vhd sub00/vhpl23 1201550685
32
AR decode behavioral /home/andi/xilinx/diogenes/vhdl/cpu/decode.vhd sub00/vhpl15 1201550673
33
AR dist_mem dist_mem_a /home/andi/xilinx/diogenes/vhdl/cpu/dist_mem.vhd sub00/vhpl05 1201550663
34
EN alu NULL /home/andi/xilinx/diogenes/vhdl/cpu/alu.vhd sub00/vhpl08 1201550666

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.