1 |
212 |
fellnhofer |
|
2 |
|
|
|
7 |
|
|
|
8 |
|
|
"/home/andi/xilinx/diogenes/vhdl/sio.vhd" line 219: Unconnected output port 'nrts' of component 'sc_uart'.
|
9 |
|
|
|
10 |
|
|
|
11 |
|
|
"/home/andi/xilinx/diogenes/vhdl/sio.vhd" line 237: Instantiating black box module <pmem>.
|
12 |
|
|
|
13 |
|
|
|
14 |
|
|
"/home/andi/xilinx/diogenes/vhdl/sio.vhd" line 273: The following signals are missing in the process sensitivity list:
|
15 |
|
|
was_uart, was_button, button.
|
16 |
|
|
|
17 |
|
|
|
18 |
|
|
"/home/andi/xilinx/diogenes/vhdl/vga/vga.vhdl" line 51: Instantiating black box module <video_ram>.
|
19 |
|
|
|
20 |
|
|
|
21 |
|
|
Register <curpc<31>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
22 |
|
|
|
23 |
|
|
|
24 |
|
|
Register <curpc<30>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
25 |
|
|
|
26 |
|
|
|
27 |
|
|
Register <curpc<29>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
28 |
|
|
|
29 |
|
|
|
30 |
|
|
Register <curpc<28>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
31 |
|
|
|
32 |
|
|
|
33 |
|
|
Register <curpc<27>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
34 |
|
|
|
35 |
|
|
|
36 |
|
|
Register <curpc<26>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
37 |
|
|
|
38 |
|
|
|
39 |
|
|
Register <curpc<25>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
40 |
|
|
|
41 |
|
|
|
42 |
|
|
Register <curpc<24>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
43 |
|
|
|
44 |
|
|
|
45 |
|
|
Register <curpc<23>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
46 |
|
|
|
47 |
|
|
|
48 |
|
|
Register <curpc<22>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
49 |
|
|
|
50 |
|
|
|
51 |
|
|
Register <curpc<21>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
52 |
|
|
|
53 |
|
|
|
54 |
|
|
Register <curpc<20>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
55 |
|
|
|
56 |
|
|
|
57 |
|
|
Register <curpc<19>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
58 |
|
|
|
59 |
|
|
|
60 |
|
|
Register <curpc<18>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
61 |
|
|
|
62 |
|
|
|
63 |
|
|
Register <curpc<17>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
64 |
|
|
|
65 |
|
|
|
66 |
|
|
Register <curpc<16>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
67 |
|
|
|
68 |
|
|
|
69 |
|
|
Register <curpc<15>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
70 |
|
|
|
71 |
|
|
|
72 |
|
|
Register <curpc<14>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
73 |
|
|
|
74 |
|
|
|
75 |
|
|
Register <curpc<13>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
76 |
|
|
|
77 |
|
|
|
78 |
|
|
Register <curpc<12>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
79 |
|
|
|
80 |
|
|
|
81 |
|
|
Register <curpc<11>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
82 |
|
|
|
83 |
|
|
|
84 |
|
|
Register <curpc<10>> in unit <fetch> has a constant value of 0 during circuit operation. The register is replaced by logic.
|
85 |
|
|
|
86 |
|
|
|
87 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/decode.vhd" line 191: Mux is complete : default of case is discarded
|
88 |
|
|
|
89 |
|
|
|
90 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd" line 64: Unconnected output port 'spo' of component 'dist_mem'.
|
91 |
|
|
|
92 |
|
|
|
93 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd" line 64: Instantiating black box module <dist_mem>.
|
94 |
|
|
|
95 |
|
|
|
96 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd" line 74: Unconnected output port 'spo' of component 'dist_mem'.
|
97 |
|
|
|
98 |
|
|
|
99 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/regfile.vhd" line 74: Instantiating black box module <dist_mem>.
|
100 |
|
|
|
101 |
|
|
|
102 |
|
|
"/home/andi/xilinx/diogenes/vhdl/cpu/execute.vhd" line 96: Instantiating black box module <dmem>.
|
103 |
|
|
|
104 |
|
|
|
105 |
|
|
Property "use_dsp48" is not applicable for this technology.
|
106 |
|
|
|
107 |
|
|
|
108 |
|
|
Signal <pixel_buf<7:4>> is assigned but never used.
|
109 |
|
|
|
110 |
|
|
|
111 |
|
|
Signal <count> is never used or assigned.
|
112 |
|
|
|
113 |
|
|
|
114 |
|
|
Signal <pixel<3>> is assigned but never used.
|
115 |
|
|
|
116 |
|
|
|
117 |
|
|
Property "use_dsp48" is not applicable for this technology.
|
118 |
|
|
|
119 |
|
|
|
120 |
|
|
Signal <rp<0>> is assigned but never used.
|
121 |
|
|
|
122 |
|
|
|
123 |
|
|
Input <reset> is never used.
|
124 |
|
|
|
125 |
|
|
|
126 |
|
|
Property "use_dsp48" is not applicable for this technology.
|
127 |
|
|
|
128 |
|
|
|
129 |
|
|
Input <wr_data<31:8>> is never used.
|
130 |
|
|
|
131 |
|
|
|
132 |
|
|
Signal <tf_half> is assigned but never used.
|
133 |
|
|
|
134 |
|
|
|
135 |
|
|
Found 1-bit latch for signal <rd_data_0>.
|
136 |
|
|
|
137 |
|
|
|
138 |
|
|
Found 1-bit latch for signal <rd_data_1>.
|
139 |
|
|
|
140 |
|
|
|
141 |
|
|
Found 1-bit latch for signal <rd_data_2>.
|
142 |
|
|
|
143 |
|
|
|
144 |
|
|
Found 1-bit latch for signal <rd_data_3>.
|
145 |
|
|
|
146 |
|
|
|
147 |
|
|
Found 1-bit latch for signal <rd_data_4>.
|
148 |
|
|
|
149 |
|
|
|
150 |
|
|
Found 1-bit latch for signal <rd_data_5>.
|
151 |
|
|
|
152 |
|
|
|
153 |
|
|
Found 1-bit latch for signal <rd_data_6>.
|
154 |
|
|
|
155 |
|
|
|
156 |
|
|
Found 1-bit latch for signal <rd_data_7>.
|
157 |
|
|
|
158 |
|
|
|
159 |
|
|
Property "use_dsp48" is not applicable for this technology.
|
160 |
|
|
|
161 |
|
|
|
162 |
|
|
Property "use_dsp48" is not applicable for this technology.
|
163 |
|
|
|
164 |
|
|
|
165 |
|
|
Input <big_op<15>> is never used.
|
166 |
|
|
|
167 |
|
|
|
168 |
|
|
Signal <extaddr<13>> is assigned but never used.
|
169 |
|
|
|
170 |
|
|
|
171 |
|
|
Signal <urd_data<31:16>> is assigned but never used.
|
172 |
|
|
|
173 |
|
|
|
174 |
|
|
Found 16-bit latch for signal <extdin>.
|
175 |
|
|
|
176 |
|
|
|
177 |
|
|
HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.
|
178 |
|
|
|
179 |
|
|
|
180 |
|
|
FFs/Latches <big_op<15:15>> (without init value) have a constant value of 0 in block <decode>.
|
181 |
|
|
|
182 |
|
|
|
183 |
|
|
FFs/Latches <brzero<2:2>> (without init value) have a constant value of 0 in block <decode>.
|
184 |
|
|
|
185 |
|
|
|
186 |
|
|
Node <pixel_buf_3> of sequential type is unconnected in block <vga>.
|
187 |
|
|
|
188 |
|
|
|
189 |
|
|
Node <pixel_buf_4> of sequential type is unconnected in block <vga>.
|
190 |
|
|
|
191 |
|
|
|
192 |
|
|
Node <pixel_buf_5> of sequential type is unconnected in block <vga>.
|
193 |
|
|
|
194 |
|
|
|
195 |
|
|
Node <pixel_buf_6> of sequential type is unconnected in block <vga>.
|
196 |
|
|
|
197 |
|
|
|
198 |
|
|
Node <pixel_buf_7> of sequential type is unconnected in block <vga>.
|
199 |
|
|
|
200 |
|
|
|
201 |
|
|
Node <pixel_3> of sequential type is unconnected in block <vga>.
|
202 |
|
|
|
203 |
|
|
|
204 |
|
|
FF/Latch <big_op_9> (without init value) has a constant value of 0 in block <decode>.
|
205 |
|
|
|
206 |
|
|
|
207 |
|
|
Due to other FF/Latch trimming, FF/Latch <big_op_10> (without init value) has a constant value of 0 in block <decode>.
|
208 |
|
|
|
209 |
|
|
|
210 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <8>.
|
211 |
|
|
|
212 |
|
|
|
213 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <9>.
|
214 |
|
|
|
215 |
|
|
|
216 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <10>.
|
217 |
|
|
|
218 |
|
|
|
219 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <11>.
|
220 |
|
|
|
221 |
|
|
|
222 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <12>.
|
223 |
|
|
|
224 |
|
|
|
225 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <13>.
|
226 |
|
|
|
227 |
|
|
|
228 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <14>.
|
229 |
|
|
|
230 |
|
|
|
231 |
|
|
FF/Latch <0> (without init value) has a constant value of 0 in block <15>.
|
232 |
|
|
|
233 |
|
|
|
234 |
|
|
Node <rd_prev> of sequential type is unconnected in block <g1[0].f1>.
|
235 |
|
|
|
236 |
|
|
|
237 |
|
|
Node <rd_prev> of sequential type is unconnected in block <g1[0].f1>.
|
238 |
|
|
|
239 |
|
|
|
240 |
|
|
Node <cmp_rf/g1[0].f1/rd_prev> of sequential type is unconnected in block <sc_uart>.
|
241 |
|
|
|
242 |
|
|
|
243 |
|
|
Node <cmp_tf/g1[0].f1/rd_prev> of sequential type is unconnected in block <sc_uart>.
|
244 |
|
|
|
245 |
|
|
|
246 |
|
|
FF/Latch <extdin_8> (without init value) has a constant value of 0 in block <mysio>.
|
247 |
|
|
|
248 |
|
|
|
249 |
|
|
FF/Latch <extdin_9> (without init value) has a constant value of 0 in block <mysio>.
|
250 |
|
|
|
251 |
|
|
|
252 |
|
|
FF/Latch <extdin_10> (without init value) has a constant value of 0 in block <mysio>.
|
253 |
|
|
|
254 |
|
|
|
255 |
|
|
FF/Latch <extdin_11> (without init value) has a constant value of 0 in block <mysio>.
|
256 |
|
|
|
257 |
|
|
|
258 |
|
|
FF/Latch <extdin_12> (without init value) has a constant value of 0 in block <mysio>.
|
259 |
|
|
|
260 |
|
|
|
261 |
|
|
FF/Latch <extdin_13> (without init value) has a constant value of 0 in block <mysio>.
|
262 |
|
|
|
263 |
|
|
|
264 |
|
|
FF/Latch <extdin_14> (without init value) has a constant value of 0 in block <mysio>.
|
265 |
|
|
|
266 |
|
|
|
267 |
|
|
FF/Latch <extdin_15> (without init value) has a constant value of 0 in block <mysio>.
|
268 |
|
|
|
269 |
|
|
|
270 |
|
|
HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.
|
271 |
|
|
|
272 |
|
|
|
273 |
|
|
|
274 |
|
|
|