1 |
212 |
fellnhofer |
Release 9.2i Map J.36
|
2 |
|
|
Xilinx Map Application Log File for Design 'mysio'
|
3 |
|
|
|
4 |
|
|
Design Information
|
5 |
|
|
------------------
|
6 |
|
|
Command Line : map -ise /home/andi/xilinx/diogenes/vhdl/rs232.ise -intstyle
|
7 |
|
|
ise -p xc3s500e-fg320-4 -cm area -pr b -k 4 -c 100 -o mysio_map.ncd mysio.ngd
|
8 |
|
|
mysio.pcf
|
9 |
|
|
Target Device : xc3s500e
|
10 |
|
|
Target Package : fg320
|
11 |
|
|
Target Speed : -4
|
12 |
|
|
Mapper Version : spartan3e -- $Revision: 1.1.1.1 $
|
13 |
|
|
Mapped Date : Mon Jan 28 21:05:16 2008
|
14 |
|
|
|
15 |
|
|
Mapping design into LUTs...
|
16 |
|
|
Running directed packing...
|
17 |
|
|
Running delay-based LUT packing...
|
18 |
|
|
Running related packing...
|
19 |
|
|
|
20 |
|
|
Design Summary
|
21 |
|
|
--------------
|
22 |
|
|
|
23 |
|
|
Design Summary:
|
24 |
|
|
Number of errors: 0
|
25 |
|
|
Number of warnings: 4
|
26 |
|
|
Logic Utilization:
|
27 |
|
|
Total Number Slice Registers: 413 out of 9,312 4%
|
28 |
|
|
Number used as Flip Flops: 397
|
29 |
|
|
Number used as Latches: 16
|
30 |
|
|
Number of 4 input LUTs: 1,263 out of 9,312 13%
|
31 |
|
|
Logic Distribution:
|
32 |
|
|
Number of occupied Slices: 784 out of 4,656 16%
|
33 |
|
|
Number of Slices containing only related logic: 784 out of 784 100%
|
34 |
|
|
Number of Slices containing unrelated logic: 0 out of 784 0%
|
35 |
|
|
*See NOTES below for an explanation of the effects of unrelated logic
|
36 |
|
|
Total Number of 4 input LUTs: 1,449 out of 9,312 15%
|
37 |
|
|
Number used as logic: 1,263
|
38 |
|
|
Number used as a route-thru: 57
|
39 |
|
|
Number used for Dual Port RAMs: 128
|
40 |
|
|
(Two LUTs used per Dual Port RAM)
|
41 |
|
|
Number used as Shift registers: 1
|
42 |
|
|
Number of bonded IOBs: 35 out of 232 15%
|
43 |
|
|
IOB Flip Flops: 21
|
44 |
|
|
Number of Block RAMs: 7 out of 20 35%
|
45 |
|
|
Number of GCLKs: 1 out of 24 4%
|
46 |
|
|
|
47 |
|
|
Total equivalent gate count for design: 479,243
|
48 |
|
|
Additional JTAG gate count for IOBs: 1,680
|
49 |
|
|
Peak Memory Usage: 153 MB
|
50 |
|
|
Total REAL time to MAP completion: 6 secs
|
51 |
|
|
Total CPU time to MAP completion: 6 secs
|
52 |
|
|
|
53 |
|
|
NOTES:
|
54 |
|
|
|
55 |
|
|
Related logic is defined as being logic that shares connectivity - e.g. two
|
56 |
|
|
LUTs are "related" if they share common inputs. When assembling slices,
|
57 |
|
|
Map gives priority to combine logic that is related. Doing so results in
|
58 |
|
|
the best timing performance.
|
59 |
|
|
|
60 |
|
|
Unrelated logic shares no connectivity. Map will only begin packing
|
61 |
|
|
unrelated logic into a slice once 99% of the slices are occupied through
|
62 |
|
|
related logic packing.
|
63 |
|
|
|
64 |
|
|
Note that once logic distribution reaches the 99% level through related
|
65 |
|
|
logic packing, this does not mean the device is completely utilized.
|
66 |
|
|
Unrelated logic packing will then begin, continuing until all usable LUTs
|
67 |
|
|
and FFs are occupied. Depending on your timing budget, increased levels of
|
68 |
|
|
unrelated logic packing may adversely affect the overall timing performance
|
69 |
|
|
of your design.
|
70 |
|
|
|
71 |
|
|
Mapping completed.
|
72 |
|
|
See MAP report file "mysio_map.mrp" for details.
|