OpenCores
URL https://opencores.org/ocsvn/dma_ahb/dma_ahb/trunk

Subversion Repositories dma_ahb

[/] [dma_ahb/] [trunk/] [src/] [dma_ahb32/] [dma_ahb32_core0_top.v] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 eyalhoc
//---------------------------------------------------------
2
//-- File generated by RobustVerilog parser
3
//-- Version: 1.0
4
//-- Invoked Fri Mar 25 23:31:22 2011
5
//--
6
//-- Source file: dma_core_top.v
7
//---------------------------------------------------------
8
 
9
 
10
 
11
module dma_ahb32_core0_top(clk,reset,scan_en,idle,ch_int_all_proc,ch_start,clkdiv,periph_tx_req,periph_tx_clr,periph_rx_req,periph_rx_clr,pclken,psel,penable,paddr,pwrite,pwdata,prdata,pslverr,pready,rd_port_num,wr_port_num,joint_mode,joint_remote,rd_prio_top,rd_prio_high,rd_prio_top_num,rd_prio_high_num,wr_prio_top,wr_prio_high,wr_prio_top_num,wr_prio_high_num,WHADDR,WHBURST,WHSIZE,WHTRANS,WHWDATA,WHREADY,WHRESP,RHADDR,RHBURST,RHSIZE,RHTRANS,RHRDATA,RHREADY,RHRESP,WHLAST,WHOLD,RHLAST,RHOLD);
12
 
13
   input             clk;
14
   input             reset;
15
   input             scan_en;
16
 
17
   output             idle;
18
   output [8*1-1:0]  ch_int_all_proc;
19
   input [7:0]                 ch_start;
20
   input [3:0]             clkdiv;
21
 
22
   input [31:1]         periph_tx_req;
23
   output [31:1]         periph_tx_clr;
24
   input [31:1]         periph_rx_req;
25
   output [31:1]         periph_rx_clr;
26
 
27
   input                    pclken;
28
   input                    psel;
29
   input                    penable;
30
   input [10:0]             paddr;
31
   input                    pwrite;
32
   input [31:0]             pwdata;
33
   output [31:0]            prdata;
34
   output                   pslverr;
35
   output                   pready;
36
 
37
   output             rd_port_num;
38
   output             wr_port_num;
39
 
40
   input             joint_mode;
41
   input             joint_remote;
42
   input              rd_prio_top;
43
   input              rd_prio_high;
44
   input [2:0]             rd_prio_top_num;
45
   input [2:0]             rd_prio_high_num;
46
   input              wr_prio_top;
47
   input              wr_prio_high;
48
   input [2:0]             wr_prio_top_num;
49
   input [2:0]             wr_prio_high_num;
50
 
51
   output [32-1:0]   WHADDR;
52
   output [2:0]             WHBURST;
53
   output [1:0]             WHSIZE;
54
   output [1:0]             WHTRANS;
55
   output [32-1:0]   WHWDATA;
56
   input                    WHREADY;
57
   input                    WHRESP;
58
   output [32-1:0]   RHADDR;
59
   output [2:0]             RHBURST;
60
   output [1:0]             RHSIZE;
61
   output [1:0]             RHTRANS;
62
   input [32-1:0]    RHRDATA;
63
   input                    RHREADY;
64
   input                    RHRESP;
65
   output                   WHLAST;
66
   input                    WHOLD;
67
   output                   RHLAST;
68
   input                    RHOLD;
69
 
70
   wire [32-1:0]     slow_WHADDR;
71
   wire [2:0]               slow_WHBURST;
72
   wire [1:0]               slow_WHSIZE;
73
   wire [1:0]               slow_WHTRANS;
74
   wire [32-1:0]     slow_WHWDATA;
75
   wire                     slow_WHREADY;
76
   wire                     slow_WHRESP;
77
   wire [32-1:0]     slow_RHADDR;
78
   wire [2:0]               slow_RHBURST;
79
   wire [1:0]               slow_RHSIZE;
80
   wire [1:0]               slow_RHTRANS;
81
   wire [32-1:0]     slow_RHRDATA;
82
   wire                     slow_RHREADY;
83
   wire                     slow_RHRESP;
84
   wire                     slow_WHLAST;
85
   wire                     slow_WHOLD;
86
   wire                     slow_RHLAST;
87
   wire                     slow_RHOLD;
88
   wire                     slow_WSYNC;
89
   wire                     slow_RSYNC;
90
 
91
   wire             slow_rd_port_num;
92
   wire             slow_wr_port_num;
93
 
94
   wire             clk_out;
95
   wire             clken;
96
   wire             bypass;
97
 
98
 
99
 
100
   assign             clk_out      = clk;
101
   assign             clken        = 1'b1;
102
 
103
   assign                   WHADDR = slow_WHADDR;
104
   assign                   WHBURST = slow_WHBURST;
105
   assign                   WHSIZE = slow_WHSIZE;
106
   assign                   WHTRANS = slow_WHTRANS;
107
   assign                   WHWDATA = slow_WHWDATA;
108
   assign                   RHADDR = slow_RHADDR;
109
   assign                   RHBURST = slow_RHBURST;
110
   assign                   RHSIZE = slow_RHSIZE;
111
   assign                   RHTRANS = slow_RHTRANS;
112
   assign                   WHLAST = slow_WHLAST;
113
   assign                   RHLAST = slow_RHLAST;
114
   assign                   slow_WHREADY = WHREADY;
115
   assign                   slow_WHRESP = WHRESP;
116
   assign                   slow_RHRDATA = RHRDATA;
117
   assign                   slow_RHREADY = RHREADY;
118
   assign                   slow_RHRESP = RHRESP;
119
   assign                   slow_WHOLD = WHOLD;
120
   assign                   slow_RHOLD = RHOLD;
121
   assign                   slow_WSYNC   = 1'b0;
122
   assign                   slow_RSYNC   = 1'b0;
123
   assign             rd_port_num  = slow_rd_port_num;
124
   assign             wr_port_num  = slow_wr_port_num;
125
 
126
 
127
   dma_ahb32_core0
128
   dma_ahb32_core0 (
129
         .clk(clk_out),
130
         .reset(reset),
131
         .scan_en(scan_en),
132
 
133
         .idle(idle),
134
         .ch_int_all_proc(ch_int_all_proc),
135
         .ch_start(ch_start),
136
 
137
         .periph_tx_req(periph_tx_req),
138
         .periph_tx_clr(periph_tx_clr),
139
         .periph_rx_req(periph_rx_req),
140
         .periph_rx_clr(periph_rx_clr),
141
 
142
         .pclk(clk),
143
         .clken(clken),
144
         .pclken(pclken),
145
         .psel(psel),
146
         .penable(penable),
147
         .paddr(paddr[10:0]),
148
         .pwrite(pwrite),
149
         .pwdata(pwdata),
150
         .prdata(prdata),
151
         .pslverr(pslverr),
152
 
153
         .joint_mode_in(joint_mode),
154
         .joint_remote(joint_remote),
155
         .rd_prio_top(rd_prio_top),
156
         .rd_prio_high(rd_prio_high),
157
         .rd_prio_top_num(rd_prio_top_num),
158
         .rd_prio_high_num(rd_prio_high_num),
159
         .wr_prio_top(wr_prio_top),
160
         .wr_prio_high(wr_prio_high),
161
         .wr_prio_top_num(wr_prio_top_num),
162
         .wr_prio_high_num(wr_prio_high_num),
163
 
164
         .rd_port_num(slow_rd_port_num),
165
         .wr_port_num(slow_wr_port_num),
166
 
167
         .WHADDR(slow_WHADDR),
168
         .WHBURST(slow_WHBURST),
169
         .WHSIZE(slow_WHSIZE),
170
         .WHTRANS(slow_WHTRANS),
171
         .WHWDATA(slow_WHWDATA),
172
         .WHREADY(slow_WHREADY),
173
         .WHRESP(slow_WHRESP),
174
         .RHADDR(slow_RHADDR),
175
         .RHBURST(slow_RHBURST),
176
         .RHSIZE(slow_RHSIZE),
177
         .RHTRANS(slow_RHTRANS),
178
         .RHRDATA(slow_RHRDATA),
179
         .RHREADY(slow_RHREADY),
180
         .RHRESP(slow_RHRESP),
181
         .WHLAST(slow_WHLAST),
182
         .WHOLD(slow_WHOLD),
183
         .RHLAST(slow_RHLAST),
184
         .RHOLD(slow_RHOLD),
185
         .WSYNC(slow_WSYNC),
186
         .RSYNC(slow_RSYNC)
187
         );
188
 
189
 
190
 
191
 
192
endmodule
193
 
194
 
195
 
196
 
197
 
198
 
199
 
200
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.