OpenCores
URL https://opencores.org/ocsvn/esoc/esoc/trunk

Subversion Repositories esoc

[/] [esoc/] [trunk/] [Simulation/] [Modelsim/] [esoc.mpf] - Blame information for rev 56

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 41 lmaarsen
[library]
2
others = $MODEL_TECH/../modelsim.ini
3
[Project]
4
Project_Version = 6
5
Project_DefaultLib = work
6
Project_SortMethod = unused
7
Project_Files_Count = 3
8
Project_File_0 = D:/Documenten/Projects/eSoc/3. Sources/esoc.ews/design.hdl/esoc_packet_proces.vhd
9
Project_File_P_0 = vhdl_novitalcheck 0 file_type vhdl group_id 0 vhdl_nodebug 0 vhdl_1164 1 vhdl_noload 0 vhdl_synth 0 vhdl_enable0In 0 folder {Top Level} last_compile 1320955423 vhdl_disableopt 0 vhdl_vital 0 cover_excludedefault 0 vhdl_warn1 1 vhdl_explicit 0 vhdl_warn2 1 vhdl_showsource 0 vhdl_warn3 1 cover_covercells 0 vhdl_0InOptions {} vhdl_warn4 1 voptflow 1 cover_optlevel 2 vhdl_options {} vhdl_warn5 1 toggle - ood 1 compile_to work compile_order 0 cover_nosub 0 dont_compile 0 vhdl_use93 2002
10
Project_File_1 = D:/Documenten/Projects/eSoc/3. Sources/esoc.ews/design.hdl/esoc_configuration.vhd
11
Project_File_P_1 = vhdl_novitalcheck 0 file_type vhdl group_id 0 vhdl_nodebug 0 vhdl_1164 1 vhdl_noload 0 vhdl_synth 0 vhdl_enable0In 0 folder {Top Level} last_compile 1323439971 vhdl_disableopt 0 vhdl_vital 0 cover_excludedefault 0 vhdl_warn1 1 vhdl_explicit 0 vhdl_warn2 1 vhdl_showsource 0 vhdl_warn3 1 cover_covercells 0 vhdl_0InOptions {} vhdl_warn4 1 voptflow 1 cover_optlevel 2 vhdl_options {} vhdl_warn5 1 toggle - ood 1 compile_to work compile_order 2 cover_nosub 0 dont_compile 0 vhdl_use93 2002
12
Project_File_2 = D:/Documenten/Projects/eSoc/3. Sources/esoc.ews/design.hdl/esoc.vhd
13
Project_File_P_2 = vhdl_novitalcheck 0 file_type vhdl group_id 0 vhdl_nodebug 0 vhdl_1164 1 vhdl_noload 0 vhdl_synth 0 vhdl_enable0In 0 folder {Top Level} last_compile 1323439971 vhdl_disableopt 0 cover_excludedefault 0 vhdl_vital 0 vhdl_warn1 1 vhdl_showsource 0 vhdl_warn2 1 vhdl_explicit 0 vhdl_0InOptions {} cover_covercells 0 vhdl_warn3 1 vhdl_options {} cover_optlevel 2 voptflow 1 vhdl_warn4 1 ood 1 toggle - vhdl_warn5 1 compile_to work compile_order 1 dont_compile 0 cover_nosub 0 vhdl_use93 2002
14
Project_Sim_Count = 0
15
Project_Folder_Count = 0
16
Echo_Compile_Output = 1
17
Save_Compile_Report = 1
18
Project_Opt_Count = 0
19
ForceSoftPaths = 0
20
ReOpenSourceFiles = 1
21
CloseSourceFiles = 1
22
ProjectStatusDelay = 5000
23
VERILOG_DoubleClick = Edit
24
VERILOG_CustomDoubleClick =
25
SYSTEMVERILOG_DoubleClick = Edit
26
SYSTEMVERILOG_CustomDoubleClick =
27
VHDL_DoubleClick = Edit
28
VHDL_CustomDoubleClick =
29
PSL_DoubleClick = Edit
30
PSL_CustomDoubleClick =
31
TEXT_DoubleClick = Edit
32
TEXT_CustomDoubleClick =
33
SYSTEMC_DoubleClick = Edit
34
SYSTEMC_CustomDoubleClick =
35
TCL_DoubleClick = Edit
36
TCL_CustomDoubleClick =
37
MACRO_DoubleClick = Edit
38
MACRO_CustomDoubleClick =
39
VCD_DoubleClick = Edit
40
VCD_CustomDoubleClick =
41
SDF_DoubleClick = Edit
42
SDF_CustomDoubleClick =
43
XML_DoubleClick = Edit
44
XML_CustomDoubleClick =
45
LOGFILE_DoubleClick = Edit
46
LOGFILE_CustomDoubleClick =
47
UCDB_DoubleClick = Edit
48
UCDB_CustomDoubleClick =
49
EditorState = {tabbed horizontal 1}
50
Project_Major_Version = 6
51
Project_Minor_Version = 3
52
[vsim]
53
RunLength = 10 us
54
StdArithNoWarnings = 1
55
NumericStdNoWarnings = 1

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.