OpenCores
URL https://opencores.org/ocsvn/fp_log/fp_log/trunk

Subversion Repositories fp_log

[/] [fp_log/] [trunk/] [LAU/] [Virtex 5/] [DP-LAU/] [sp_fp_mult.xco] - Blame information for rev 3

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 NikosAl
##############################################################
2
#
3
# Xilinx Core Generator version K.39
4
# Date: Mon Jun 22 16:08:27 2009
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
# BEGIN Project Options
16
SET addpads = False
17
SET asysymbol = False
18
SET busformat = BusFormatAngleBracketNotRipped
19
SET createndf = False
20
SET designentry = VHDL
21
SET device = xc5vsx95t
22
SET devicefamily = virtex5
23
SET flowvendor = Other
24
SET formalverification = False
25
SET foundationsym = False
26
SET implementationfiletype = Ngc
27
SET package = ff1136
28
SET removerpms = False
29
SET simulationfiles = Structural
30
SET speedgrade = -1
31
SET verilogsim = False
32
SET vhdlsim = True
33
# END Project Options
34
# BEGIN Select
35
SELECT Floating-point family Xilinx,_Inc. 4.0
36
# END Select
37
# BEGIN Parameters
38
CSET a_precision_type=Single
39
CSET add_sub_value=Both
40
CSET c_a_exponent_width=8
41
CSET c_a_fraction_width=24
42
CSET c_compare_operation=Programmable
43
CSET c_has_ce=false
44
CSET c_has_divide_by_zero=false
45
CSET c_has_invalid_op=false
46
CSET c_has_operation_nd=true
47
CSET c_has_operation_rfd=false
48
CSET c_has_overflow=false
49
CSET c_has_rdy=true
50
CSET c_has_sclr=true
51
CSET c_has_underflow=false
52
CSET c_latency=8
53
CSET c_mult_usage=Medium_Usage
54
CSET c_optimization=Speed_Optimized
55
CSET c_rate=1
56
CSET c_result_exponent_width=8
57
CSET c_result_fraction_width=24
58
CSET c_speed=Maximum_speed
59
CSET component_name=sp_fp_mult
60
CSET maximum_latency=true
61
CSET operation_type=Multiply
62
CSET result_precision_type=Single
63
# END Parameters
64
GENERATE
65
# CRC: 8b67a28c
66
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.