OpenCores
URL https://opencores.org/ocsvn/fpu100/fpu100/trunk

Subversion Repositories fpu100

[/] [fpu100/] [branches/] [avendor/] [fpusim.bat] - Blame information for rev 27

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 jidan
set REL= .\test_bench
2
 
3
vlib work
4
 
5
vcom fpupack.vhd
6
vcom pre_norm_addsub.vhd
7
vcom addsub_28.vhd
8
vcom post_norm_addsub.vhd
9
vcom pre_norm_mul.vhd
10
vcom mul_24.vhd
11
vcom serial_mul.vhd
12
vcom post_norm_mul.vhd
13
vcom pre_norm_div.vhd
14
vcom serial_div.vhd
15
vcom post_norm_div.vhd
16
vcom pre_norm_sqrt.vhd
17
vcom sqrt.vhd
18
vcom post_norm_sqrt.vhd
19
vcom comppack.vhd
20
vcom fpu.vhd
21
 
22
rem *** compile FPU II . Only for simulation!
23
vcom %REL%\FPU_II\*.*
24
 
25
vcom %REL%\tb_fpu.vhd
26
 
27
 
28
 
29
pause Start simulation?
30
 
31
 
32
vsim -do fpu_wave.do tb_fpu
33
 
34
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.