OpenCores
URL https://opencores.org/ocsvn/ft816float/ft816float/trunk

Subversion Repositories ft816float

[/] [ft816float/] [trunk/] [rtl/] [verilog/] [isqrt.v] - Blame information for rev 48

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 12 robfinch
`timescale 1ns / 1ps
2
// ============================================================================
3
//        __
4 26 robfinch
//   \\__/ o\    (C) 2010-2019  Robert Finch, Waterloo
5 12 robfinch
//    \  __ /    All rights reserved.
6
//     \/_//     robfinch<remove>@finitron.ca
7
//       ||
8
//
9
//      isqrt.v
10
//      - integer square root
11 26 robfinch
//  - uses the standard long form calc.
12
//      - geared towards use in an floating point unit
13
//      - calculates to WID fractional precision (double width output)
14 12 robfinch
//
15
//
16
// This source file is free software: you can redistribute it and/or modify 
17
// it under the terms of the GNU Lesser General Public License as published 
18
// by the Free Software Foundation, either version 3 of the License, or     
19
// (at your option) any later version.                                      
20
//                                                                          
21
// This source file is distributed in the hope that it will be useful,      
22
// but WITHOUT ANY WARRANTY; without even the implied warranty of           
23
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the            
24
// GNU General Public License for more details.                             
25
//                                                                          
26
// You should have received a copy of the GNU General Public License        
27
// along with this program.  If not, see <http://www.gnu.org/licenses/>.    
28
//                                                                          
29
// ============================================================================
30
 
31
module isqrt(rst, clk, ce, ld, a, o, done);
32
parameter WID = 32;
33
localparam MSB = WID-1;
34
parameter IDLE=3'd0;
35
parameter CALC=3'd1;
36
parameter DONE=3'd2;
37
input rst;
38
input clk;
39
input ce;
40
input ld;
41
input [MSB:0] a;
42
output [WID*2-1:0] o;
43
output done;
44
 
45
reg [2:0] state;
46
reg [WID*2:0] root;
47
wire [WID*2-1:0] testDiv;
48
reg [WID*2-1:0] remLo;
49
reg [WID*2-1:0] remHi;
50
 
51
wire cnt_done;
52
assign testDiv = {root[WID*2-2:0],1'b1};
53
wire [WID*2-1:0] remHiShift = {remHi[WID*2-3:0],remLo[WID*2-1:WID*2-2]};
54
wire doesGoInto = remHiShift >= testDiv;
55
assign o = root[WID*2:1];
56
 
57
// Iteration counter
58
reg [7:0] cnt;
59
 
60
always @(posedge clk)
61
if (rst) begin
62
        cnt <= WID*2;
63
        remLo <= {WID{1'b0}};
64
        remHi <= {WID{1'b0}};
65
        root <= {WID{1'b0}};
66
        state <= IDLE;
67
end
68
else if (ce) begin
69
        if (!cnt_done)
70
                cnt <= cnt + 8'd1;
71
        if (ld) begin
72
                cnt <= 8'd0;
73
                state <= CALC;
74
                remLo <= {a,32'h0};
75
                remHi <= {WID{1'b0}};
76
                root <= {WID{1'b0}};
77
        end
78 28 robfinch
case(state)
79 12 robfinch
CALC:
80
        if (!cnt_done) begin
81
                // Shift the remainder low
82
                remLo <= {remLo[WID*2-3:0],2'd0};
83
                // Shift the remainder high
84
                remHi <= doesGoInto ? remHiShift - testDiv: remHiShift;
85
                // Shift the root
86
                root <= {root+doesGoInto,1'b0}; // root * 2 + 1/0
87
        end
88 26 robfinch
        else begin
89
                cnt <= 8'h00;
90 12 robfinch
                state <= DONE;
91 26 robfinch
        end
92 12 robfinch
DONE:
93
        begin
94 26 robfinch
                cnt <= cnt + 8'd1;
95
                if (cnt == 8'd6)
96
                        state <= IDLE;
97 12 robfinch
        end
98
endcase
99
end
100
assign cnt_done = (cnt==WID);
101
assign done = state==DONE;
102
 
103
endmodule
104
 
105
 
106
module isqrt_tb();
107
 
108
reg clk;
109
reg rst;
110
reg [31:0] a;
111
wire [63:0] o;
112
reg ld;
113
wire done;
114
reg [7:0] state;
115
 
116
initial begin
117
        clk = 1;
118
        rst = 0;
119
        #100 rst = 1;
120
        #100 rst = 0;
121
end
122
 
123
always #10 clk = ~clk;  //  50 MHz
124
 
125
always @(posedge clk)
126
if (rst) begin
127
        state <= 8'd0;
128
        a <= 32'h912345;
129
end
130
else
131
begin
132
ld <= 1'b0;
133
case(state)
134
8'd0:
135
        begin
136
                a <= 32'h9123456;
137
                ld <= 1'b1;
138
                state <= 8'd1;
139
        end
140
8'd1:
141
        if (done) begin
142
                $display("i=%h o=%h", a, o);
143
        end
144
endcase
145
end
146
 
147
isqrt #(32) u1 (.rst(rst), .clk(clk), .ce(1'b1), .ld(ld), .a(a), .o(o), .done(done));
148
 
149
endmodule
150
 
151
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.