| 1 |
64 |
robfinch |
`timescale 1ns / 1ps
|
| 2 |
|
|
// ============================================================================
|
| 3 |
|
|
// __
|
| 4 |
|
|
// \\__/ o\ (C) 2006-2022 Robert Finch, Waterloo
|
| 5 |
|
|
// \ __ / All rights reserved.
|
| 6 |
|
|
// \/_// robfinch<remove>@finitron.ca
|
| 7 |
|
|
// ||
|
| 8 |
|
|
//
|
| 9 |
|
|
// DFPAddsub128_tb.v
|
| 10 |
|
|
// - decimal floating point addsub test bench
|
| 11 |
|
|
//
|
| 12 |
|
|
// BSD 3-Clause License
|
| 13 |
|
|
// Redistribution and use in source and binary forms, with or without
|
| 14 |
|
|
// modification, are permitted provided that the following conditions are met:
|
| 15 |
|
|
//
|
| 16 |
|
|
// 1. Redistributions of source code must retain the above copyright notice, this
|
| 17 |
|
|
// list of conditions and the following disclaimer.
|
| 18 |
|
|
//
|
| 19 |
|
|
// 2. Redistributions in binary form must reproduce the above copyright notice,
|
| 20 |
|
|
// this list of conditions and the following disclaimer in the documentation
|
| 21 |
|
|
// and/or other materials provided with the distribution.
|
| 22 |
|
|
//
|
| 23 |
|
|
// 3. Neither the name of the copyright holder nor the names of its
|
| 24 |
|
|
// contributors may be used to endorse or promote products derived from
|
| 25 |
|
|
// this software without specific prior written permission.
|
| 26 |
|
|
//
|
| 27 |
|
|
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
| 28 |
|
|
// AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
| 29 |
|
|
// IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
| 30 |
|
|
// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
|
| 31 |
|
|
// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
| 32 |
|
|
// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
| 33 |
|
|
// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
|
| 34 |
|
|
// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
| 35 |
|
|
// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
| 36 |
|
|
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
| 37 |
|
|
//
|
| 38 |
|
|
// ============================================================================
|
| 39 |
|
|
|
| 40 |
|
|
module DFPAddsub128_tb();
|
| 41 |
|
|
reg rst;
|
| 42 |
|
|
reg clk;
|
| 43 |
|
|
reg [15:0] adr;
|
| 44 |
|
|
reg [127:0] a,b;
|
| 45 |
|
|
wire [127:0] o;
|
| 46 |
|
|
reg [127:0] ad,bd;
|
| 47 |
|
|
reg [127:0] od;
|
| 48 |
|
|
reg [3:0] rm;
|
| 49 |
|
|
|
| 50 |
|
|
integer n;
|
| 51 |
|
|
reg [127:0] a1, b1;
|
| 52 |
|
|
wire [63:0] doubleA = {a[31], a[30], {3{~a[30]}}, a[29:23], a[22:0], {29{1'b0}}};
|
| 53 |
|
|
wire [63:0] doubleB = {b[31], b[30], {3{~b[30]}}, b[29:23], b[22:0], {29{1'b0}}};
|
| 54 |
|
|
|
| 55 |
|
|
integer outfile;
|
| 56 |
|
|
|
| 57 |
|
|
initial begin
|
| 58 |
|
|
rst = 1'b0;
|
| 59 |
|
|
clk = 1'b0;
|
| 60 |
|
|
adr = 0;
|
| 61 |
|
|
a = $urandom(1);
|
| 62 |
|
|
b = 1;
|
| 63 |
|
|
#20 rst = 1;
|
| 64 |
|
|
#50 rst = 0;
|
| 65 |
|
|
#10000000 $fclose(outfile);
|
| 66 |
|
|
#10 $finish;
|
| 67 |
|
|
end
|
| 68 |
|
|
|
| 69 |
|
|
always #5
|
| 70 |
|
|
clk = ~clk;
|
| 71 |
|
|
|
| 72 |
|
|
genvar g;
|
| 73 |
|
|
generate begin : gRand
|
| 74 |
|
|
for (g = 0; g < 128; g = g + 4) begin
|
| 75 |
|
|
always @(posedge clk) begin
|
| 76 |
|
|
a1[g+3:g] <= $urandom() % 10;
|
| 77 |
|
|
b1[g+3:g] <= $urandom() % 10;
|
| 78 |
|
|
end
|
| 79 |
|
|
end
|
| 80 |
|
|
end
|
| 81 |
|
|
endgenerate
|
| 82 |
|
|
|
| 83 |
|
|
reg [7:0] count;
|
| 84 |
|
|
always @(posedge clk)
|
| 85 |
|
|
if (rst) begin
|
| 86 |
|
|
adr <= 0;
|
| 87 |
|
|
count <= 0;
|
| 88 |
|
|
end
|
| 89 |
|
|
else
|
| 90 |
|
|
begin
|
| 91 |
|
|
if (adr==0) begin
|
| 92 |
|
|
outfile = $fopen("d:/cores2022/rf6809/rtl/dfpu/test_bench/DFPAddsub128_tvo.txt", "wb");
|
| 93 |
|
|
$fwrite(outfile, " rm ------- A ------ ------- B ------ ------ sum ----- -- SIM Sum --\n");
|
| 94 |
|
|
end
|
| 95 |
|
|
count <= count + 1;
|
| 96 |
|
|
if (count > 35)
|
| 97 |
|
|
count <= 1'd1;
|
| 98 |
|
|
if (count==2) begin
|
| 99 |
|
|
a <= a1;
|
| 100 |
|
|
b <= b1;
|
| 101 |
|
|
a[127:124] <= 4'h5;
|
| 102 |
|
|
b[127:124] <= 4'h5;
|
| 103 |
|
|
rm <= adr[14:12];
|
| 104 |
|
|
//ad <= memd[adr][63: 0];
|
| 105 |
|
|
//bd <= memd[adr][127:64];
|
| 106 |
|
|
end
|
| 107 |
|
|
if (adr==1 && count==2) begin
|
| 108 |
|
|
a <= 128'h50000700000000000000000000000000;
|
| 109 |
|
|
b <= 128'h50000200000000000000000000000000;
|
| 110 |
|
|
end
|
| 111 |
|
|
if (adr==2 && count==2) begin
|
| 112 |
|
|
a <= 128'h50000900000000000000000000000000;
|
| 113 |
|
|
b <= 128'h50000200000000000000000000000000;
|
| 114 |
|
|
end
|
| 115 |
|
|
if (adr==3 && count==2) begin
|
| 116 |
|
|
a <= 128'h50000000000000000000000000000000;
|
| 117 |
|
|
b <= 128'h50000000000000000000000000000000;
|
| 118 |
|
|
end
|
| 119 |
|
|
if (adr==4 && count==2) begin
|
| 120 |
|
|
a <= 128'h44000000000000000000000000000000;
|
| 121 |
|
|
b <= 128'h44000000000000000000000000000000;
|
| 122 |
|
|
end
|
| 123 |
|
|
if (adr==5 && count==2) begin
|
| 124 |
|
|
a <= 128'h44004000000000000000000000000000;
|
| 125 |
|
|
b <= 128'h44004000000000000000000000000000;
|
| 126 |
|
|
end
|
| 127 |
|
|
if (count==35) begin
|
| 128 |
|
|
if (adr[11]) begin
|
| 129 |
|
|
$fwrite(outfile, "%c%h\t%h\t%h\t%h\n", "-",rm, a, b, o);
|
| 130 |
|
|
end
|
| 131 |
|
|
else begin
|
| 132 |
|
|
$fwrite(outfile, "%c%h\t%h\t%h\t%h\n", "+",rm, a, b, o);
|
| 133 |
|
|
end
|
| 134 |
|
|
adr <= adr + 1;
|
| 135 |
|
|
end
|
| 136 |
|
|
end
|
| 137 |
|
|
|
| 138 |
|
|
//fpMulnr #(64) u1 (clk, 1'b1, a, b, o, rm);//, sign_exe, inf, overflow, underflow);
|
| 139 |
|
|
DFPAddsub128nr u6 (
|
| 140 |
|
|
.clk(clk),
|
| 141 |
|
|
.ce(1'b1),
|
| 142 |
|
|
.op(adr[11]),
|
| 143 |
|
|
.a(a),
|
| 144 |
|
|
.b(b),
|
| 145 |
|
|
.o(o),
|
| 146 |
|
|
.rm(rm)
|
| 147 |
|
|
);
|
| 148 |
|
|
|
| 149 |
|
|
endmodule
|