OpenCores
URL https://opencores.org/ocsvn/gecko3/gecko3/trunk

Subversion Repositories gecko3

[/] [gecko3/] [trunk/] [GECKO3COM/] [gecko3com-ip/] [core/] [transcript] - Blame information for rev 12

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 12 nussgipfel
# //  ModelSim SE 6.5a Mar 27 2009 Linux 2.6.28-11-generic
2
# //
3
# //  Copyright 1991-2009 Mentor Graphics Corporation
4
# //              All Rights Reserved.
5
# //
6
# //  THIS WORK CONTAINS TRADE SECRET AND
7
# //  PROPRIETARY INFORMATION WHICH IS THE PROPERTY
8
# //  OF MENTOR GRAPHICS CORPORATION OR ITS LICENSORS
9
# //  AND IS SUBJECT TO LICENSE TERMS.
10
# //
11
# do {USB_TMC_IP_tb.fdo}
12
# ** Warning: (vlib-34) Library already exists at "work".
13
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
14
# -- Loading package standard
15
# -- Loading package std_logic_1164
16
# -- Loading package std_logic_arith
17
# -- Loading package std_logic_unsigned
18
# -- Loading package vcomponents
19
# -- Compiling package usb_tmc_ip_defs
20
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
21
# -- Loading package standard
22
# -- Loading package std_logic_1164
23
# -- Loading package std_logic_arith
24
# -- Loading package std_logic_unsigned
25
# -- Loading package vcomponents
26
# -- Loading package usb_tmc_ip_defs
27
# -- Compiling entity gpif_com
28
# -- Compiling architecture com_core of gpif_com
29
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
30
# -- Loading package standard
31
# -- Loading package std_logic_1164
32
# -- Compiling entity fifo_x2u_2c_1024b
33
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
34
# -- Loading package iputils_std_logic_arith
35
# -- Loading package iputils_std_logic_unsigned
36
# -- Loading package textio
37
# -- Loading package iputils_conv
38
# -- Loading package iputils_misc
39
# -- Loading entity fifo_generator_v3_3_bhv_as
40
# -- Loading entity fifo_generator_v3_3_bhv_ss
41
# -- Loading entity fifo_generator_v3_3
42
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
43
# -- Loading package standard
44
# -- Loading package std_logic_1164
45
# -- Compiling entity fifo_u2x_2c_1024b
46
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
47
# -- Loading package iputils_std_logic_arith
48
# -- Loading package iputils_std_logic_unsigned
49
# -- Loading package textio
50
# -- Loading package iputils_conv
51
# -- Loading package iputils_misc
52
# -- Loading entity fifo_generator_v3_3_bhv_as
53
# -- Loading entity fifo_generator_v3_3_bhv_ss
54
# -- Loading entity fifo_generator_v3_3
55
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
56
# -- Loading package standard
57
# -- Loading package std_logic_1164
58
# -- Loading package std_logic_arith
59
# -- Loading package std_logic_unsigned
60
# -- Loading package vcomponents
61
# -- Loading package usb_tmc_ip_defs
62
# -- Compiling package usb_tmc_cmp
63
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
64
# -- Loading package standard
65
# -- Loading package std_logic_1164
66
# -- Loading package std_logic_arith
67
# -- Loading package std_logic_unsigned
68
# -- Loading package vcomponents
69
# -- Loading package usb_tmc_ip_defs
70
# -- Compiling entity usb_tmc_ip_loopback
71
# -- Compiling architecture loopback of usb_tmc_ip_loopback
72
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
73
# -- Loading package standard
74
# -- Loading package std_logic_1164
75
# -- Loading package std_logic_arith
76
# -- Loading package std_logic_unsigned
77
# -- Loading package vcomponents
78
# -- Loading package usb_tmc_ip_defs
79
# -- Loading package usb_tmc_cmp
80
# -- Compiling entity usb_tmc_ip
81
# -- Compiling architecture top_core of usb_tmc_ip
82
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
83
# -- Loading package standard
84
# -- Loading package std_logic_1164
85
# -- Loading package std_logic_arith
86
# -- Loading package vcomponents
87
# -- Loading package std_logic_unsigned
88
# -- Loading package usb_tmc_ip_defs
89
# -- Loading package usb_tmc_cmp
90
# -- Compiling entity usb_tmc_ip_tb
91
# -- Compiling architecture simulation of usb_tmc_ip_tb
92
# vsim -lib work -t 1ns USB_TMC_IP_tb
93
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
94
# Loading std.standard
95
# Loading ieee.std_logic_1164(body)
96
# Loading ieee.std_logic_arith(body)
97
# Loading unisim.vcomponents
98
# Loading ieee.std_logic_unsigned(body)
99
# Loading work.usb_tmc_ip_defs
100
# Loading work.usb_tmc_cmp
101
# Loading work.usb_tmc_ip_tb(simulation)#1
102
# Loading xilinxcorelib.iputils_std_logic_arith(body)
103
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
104
# Loading std.textio(body)
105
# Loading xilinxcorelib.iputils_conv(body)
106
# Loading xilinxcorelib.iputils_misc(body)
107
# Loading work.usb_tmc_ip(top_core)#1
108
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
109
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
110
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
111
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
112
# .main_pane.wave.interior.cs.body.pw.wf
113
# .main_pane.structure.interior.cs.body.struct
114
# .main_pane.objects.interior.cs.body
115
# ** Note: system ready to start
116
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
117
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
118
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
119
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
120
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
121
# ** Note: system reset
122
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
123
# ** Note: Simulation started
124
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
125
# ** Note: system reset
126
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
127
# ** Note: DATA written
128
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
129
do {USB_TMC_IP_tb.fdo}
130
# ** Warning: (vlib-34) Library already exists at "work".
131
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
132
# -- Loading package standard
133
# -- Loading package std_logic_1164
134
# -- Loading package std_logic_arith
135
# -- Loading package std_logic_unsigned
136
# -- Loading package vcomponents
137
# -- Compiling package usb_tmc_ip_defs
138
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
139
# -- Loading package standard
140
# -- Loading package std_logic_1164
141
# -- Loading package std_logic_arith
142
# -- Loading package std_logic_unsigned
143
# -- Loading package vcomponents
144
# -- Loading package usb_tmc_ip_defs
145
# -- Compiling entity gpif_com
146
# -- Compiling architecture com_core of gpif_com
147
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
148
# -- Loading package standard
149
# -- Loading package std_logic_1164
150
# -- Compiling entity fifo_x2u_2c_1024b
151
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
152
# -- Loading package iputils_std_logic_arith
153
# -- Loading package iputils_std_logic_unsigned
154
# -- Loading package textio
155
# -- Loading package iputils_conv
156
# -- Loading package iputils_misc
157
# -- Loading entity fifo_generator_v3_3_bhv_as
158
# -- Loading entity fifo_generator_v3_3_bhv_ss
159
# -- Loading entity fifo_generator_v3_3
160
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
161
# -- Loading package standard
162
# -- Loading package std_logic_1164
163
# -- Compiling entity fifo_u2x_2c_1024b
164
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
165
# -- Loading package iputils_std_logic_arith
166
# -- Loading package iputils_std_logic_unsigned
167
# -- Loading package textio
168
# -- Loading package iputils_conv
169
# -- Loading package iputils_misc
170
# -- Loading entity fifo_generator_v3_3_bhv_as
171
# -- Loading entity fifo_generator_v3_3_bhv_ss
172
# -- Loading entity fifo_generator_v3_3
173
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
174
# -- Loading package standard
175
# -- Loading package std_logic_1164
176
# -- Loading package std_logic_arith
177
# -- Loading package std_logic_unsigned
178
# -- Loading package vcomponents
179
# -- Loading package usb_tmc_ip_defs
180
# -- Compiling package usb_tmc_cmp
181
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
182
# -- Loading package standard
183
# -- Loading package std_logic_1164
184
# -- Loading package std_logic_arith
185
# -- Loading package std_logic_unsigned
186
# -- Loading package vcomponents
187
# -- Loading package usb_tmc_ip_defs
188
# -- Compiling entity usb_tmc_ip_loopback
189
# -- Compiling architecture loopback of usb_tmc_ip_loopback
190
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
191
# -- Loading package standard
192
# -- Loading package std_logic_1164
193
# -- Loading package std_logic_arith
194
# -- Loading package std_logic_unsigned
195
# -- Loading package vcomponents
196
# -- Loading package usb_tmc_ip_defs
197
# -- Loading package usb_tmc_cmp
198
# -- Compiling entity usb_tmc_ip
199
# -- Compiling architecture top_core of usb_tmc_ip
200
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
201
# -- Loading package standard
202
# -- Loading package std_logic_1164
203
# -- Loading package std_logic_arith
204
# -- Loading package vcomponents
205
# -- Loading package std_logic_unsigned
206
# -- Loading package usb_tmc_ip_defs
207
# -- Loading package usb_tmc_cmp
208
# -- Compiling entity usb_tmc_ip_tb
209
# -- Compiling architecture simulation of usb_tmc_ip_tb
210
# vsim -lib work -t 1ns USB_TMC_IP_tb
211
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
212
# Loading std.standard
213
# Loading ieee.std_logic_1164(body)
214
# Loading ieee.std_logic_arith(body)
215
# Loading unisim.vcomponents
216
# Loading ieee.std_logic_unsigned(body)
217
# Loading work.usb_tmc_ip_defs
218
# Loading work.usb_tmc_cmp
219
# Loading work.usb_tmc_ip_tb(simulation)#1
220
# Loading xilinxcorelib.iputils_std_logic_arith(body)
221
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
222
# Loading std.textio(body)
223
# Loading xilinxcorelib.iputils_conv(body)
224
# Loading xilinxcorelib.iputils_misc(body)
225
# Loading work.usb_tmc_ip(top_core)#1
226
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
227
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
228
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
229
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
230
# .main_pane.wave.interior.cs.body.pw.wf
231
# .main_pane.structure.interior.cs.body.struct
232
# .main_pane.objects.interior.cs.body
233
# ** Note: system ready to start
234
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
235
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
236
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
237
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
238
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
239
# ** Note: system reset
240
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
241
# ** Note: Simulation started
242
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
243
# ** Note: system reset
244
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
245
# ** Note: DATA written
246
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
247
do {USB_TMC_IP_tb.fdo}
248
# ** Warning: (vlib-34) Library already exists at "work".
249
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
250
# -- Loading package standard
251
# -- Loading package std_logic_1164
252
# -- Loading package std_logic_arith
253
# -- Loading package std_logic_unsigned
254
# -- Loading package vcomponents
255
# -- Compiling package usb_tmc_ip_defs
256
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
257
# -- Loading package standard
258
# -- Loading package std_logic_1164
259
# -- Loading package std_logic_arith
260
# -- Loading package std_logic_unsigned
261
# -- Loading package vcomponents
262
# -- Loading package usb_tmc_ip_defs
263
# -- Compiling entity gpif_com
264
# -- Compiling architecture com_core of gpif_com
265
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
266
# -- Loading package standard
267
# -- Loading package std_logic_1164
268
# -- Compiling entity fifo_x2u_2c_1024b
269
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
270
# -- Loading package iputils_std_logic_arith
271
# -- Loading package iputils_std_logic_unsigned
272
# -- Loading package textio
273
# -- Loading package iputils_conv
274
# -- Loading package iputils_misc
275
# -- Loading entity fifo_generator_v3_3_bhv_as
276
# -- Loading entity fifo_generator_v3_3_bhv_ss
277
# -- Loading entity fifo_generator_v3_3
278
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
279
# -- Loading package standard
280
# -- Loading package std_logic_1164
281
# -- Compiling entity fifo_u2x_2c_1024b
282
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
283
# -- Loading package iputils_std_logic_arith
284
# -- Loading package iputils_std_logic_unsigned
285
# -- Loading package textio
286
# -- Loading package iputils_conv
287
# -- Loading package iputils_misc
288
# -- Loading entity fifo_generator_v3_3_bhv_as
289
# -- Loading entity fifo_generator_v3_3_bhv_ss
290
# -- Loading entity fifo_generator_v3_3
291
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
292
# -- Loading package standard
293
# -- Loading package std_logic_1164
294
# -- Loading package std_logic_arith
295
# -- Loading package std_logic_unsigned
296
# -- Loading package vcomponents
297
# -- Loading package usb_tmc_ip_defs
298
# -- Compiling package usb_tmc_cmp
299
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
300
# -- Loading package standard
301
# -- Loading package std_logic_1164
302
# -- Loading package std_logic_arith
303
# -- Loading package std_logic_unsigned
304
# -- Loading package vcomponents
305
# -- Loading package usb_tmc_ip_defs
306
# -- Compiling entity usb_tmc_ip_loopback
307
# -- Compiling architecture loopback of usb_tmc_ip_loopback
308
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
309
# -- Loading package standard
310
# -- Loading package std_logic_1164
311
# -- Loading package std_logic_arith
312
# -- Loading package std_logic_unsigned
313
# -- Loading package vcomponents
314
# -- Loading package usb_tmc_ip_defs
315
# -- Loading package usb_tmc_cmp
316
# -- Compiling entity usb_tmc_ip
317
# -- Compiling architecture top_core of usb_tmc_ip
318
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
319
# -- Loading package standard
320
# -- Loading package std_logic_1164
321
# -- Loading package std_logic_arith
322
# -- Loading package vcomponents
323
# -- Loading package std_logic_unsigned
324
# -- Loading package usb_tmc_ip_defs
325
# -- Loading package usb_tmc_cmp
326
# -- Compiling entity usb_tmc_ip_tb
327
# -- Compiling architecture simulation of usb_tmc_ip_tb
328
# vsim -lib work -t 1ns USB_TMC_IP_tb
329
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
330
# Loading std.standard
331
# Loading ieee.std_logic_1164(body)
332
# Loading ieee.std_logic_arith(body)
333
# Loading unisim.vcomponents
334
# Loading ieee.std_logic_unsigned(body)
335
# Loading work.usb_tmc_ip_defs
336
# Loading work.usb_tmc_cmp
337
# Loading work.usb_tmc_ip_tb(simulation)#1
338
# Loading xilinxcorelib.iputils_std_logic_arith(body)
339
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
340
# Loading std.textio(body)
341
# Loading xilinxcorelib.iputils_conv(body)
342
# Loading xilinxcorelib.iputils_misc(body)
343
# Loading work.usb_tmc_ip(top_core)#1
344
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
345
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
346
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
347
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
348
# .main_pane.wave.interior.cs.body.pw.wf
349
# .main_pane.structure.interior.cs.body.struct
350
# .main_pane.objects.interior.cs.body
351
# ** Note: system ready to start
352
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
353
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
354
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
355
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
356
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
357
# ** Note: system reset
358
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
359
# ** Note: Simulation started
360
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
361
# ** Note: system reset
362
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
363
# ** Note: DATA written
364
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
365
do {USB_TMC_IP_tb.fdo}
366
# ** Warning: (vlib-34) Library already exists at "work".
367
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
368
# -- Loading package standard
369
# -- Loading package std_logic_1164
370
# -- Loading package std_logic_arith
371
# -- Loading package std_logic_unsigned
372
# -- Loading package vcomponents
373
# -- Compiling package usb_tmc_ip_defs
374
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
375
# -- Loading package standard
376
# -- Loading package std_logic_1164
377
# -- Loading package std_logic_arith
378
# -- Loading package std_logic_unsigned
379
# -- Loading package vcomponents
380
# -- Loading package usb_tmc_ip_defs
381
# -- Compiling entity gpif_com
382
# -- Compiling architecture com_core of gpif_com
383
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
384
# -- Loading package standard
385
# -- Loading package std_logic_1164
386
# -- Compiling entity fifo_x2u_2c_1024b
387
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
388
# -- Loading package iputils_std_logic_arith
389
# -- Loading package iputils_std_logic_unsigned
390
# -- Loading package textio
391
# -- Loading package iputils_conv
392
# -- Loading package iputils_misc
393
# -- Loading entity fifo_generator_v3_3_bhv_as
394
# -- Loading entity fifo_generator_v3_3_bhv_ss
395
# -- Loading entity fifo_generator_v3_3
396
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
397
# -- Loading package standard
398
# -- Loading package std_logic_1164
399
# -- Compiling entity fifo_u2x_2c_1024b
400
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
401
# -- Loading package iputils_std_logic_arith
402
# -- Loading package iputils_std_logic_unsigned
403
# -- Loading package textio
404
# -- Loading package iputils_conv
405
# -- Loading package iputils_misc
406
# -- Loading entity fifo_generator_v3_3_bhv_as
407
# -- Loading entity fifo_generator_v3_3_bhv_ss
408
# -- Loading entity fifo_generator_v3_3
409
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
410
# -- Loading package standard
411
# -- Loading package std_logic_1164
412
# -- Loading package std_logic_arith
413
# -- Loading package std_logic_unsigned
414
# -- Loading package vcomponents
415
# -- Loading package usb_tmc_ip_defs
416
# -- Compiling package usb_tmc_cmp
417
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
418
# -- Loading package standard
419
# -- Loading package std_logic_1164
420
# -- Loading package std_logic_arith
421
# -- Loading package std_logic_unsigned
422
# -- Loading package vcomponents
423
# -- Loading package usb_tmc_ip_defs
424
# -- Compiling entity usb_tmc_ip_loopback
425
# -- Compiling architecture loopback of usb_tmc_ip_loopback
426
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
427
# -- Loading package standard
428
# -- Loading package std_logic_1164
429
# -- Loading package std_logic_arith
430
# -- Loading package std_logic_unsigned
431
# -- Loading package vcomponents
432
# -- Loading package usb_tmc_ip_defs
433
# -- Loading package usb_tmc_cmp
434
# -- Compiling entity usb_tmc_ip
435
# -- Compiling architecture top_core of usb_tmc_ip
436
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
437
# -- Loading package standard
438
# -- Loading package std_logic_1164
439
# -- Loading package std_logic_arith
440
# -- Loading package vcomponents
441
# -- Loading package std_logic_unsigned
442
# -- Loading package usb_tmc_ip_defs
443
# -- Loading package usb_tmc_cmp
444
# -- Compiling entity usb_tmc_ip_tb
445
# -- Compiling architecture simulation of usb_tmc_ip_tb
446
# vsim -lib work -t 1ns USB_TMC_IP_tb
447
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
448
# Loading std.standard
449
# Loading ieee.std_logic_1164(body)
450
# Loading ieee.std_logic_arith(body)
451
# Loading unisim.vcomponents
452
# Loading ieee.std_logic_unsigned(body)
453
# Loading work.usb_tmc_ip_defs
454
# Loading work.usb_tmc_cmp
455
# Loading work.usb_tmc_ip_tb(simulation)#1
456
# Loading xilinxcorelib.iputils_std_logic_arith(body)
457
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
458
# Loading std.textio(body)
459
# Loading xilinxcorelib.iputils_conv(body)
460
# Loading xilinxcorelib.iputils_misc(body)
461
# Loading work.usb_tmc_ip(top_core)#1
462
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
463
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
464
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
465
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
466
# .main_pane.wave.interior.cs.body.pw.wf
467
# .main_pane.structure.interior.cs.body.struct
468
# .main_pane.objects.interior.cs.body
469
# ** Note: system ready to start
470
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
471
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
472
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
473
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
474
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
475
# ** Note: system reset
476
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
477
# ** Note: Simulation started
478
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
479
# ** Note: system reset
480
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
481
# ** Note: DATA written
482
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
483
# ** Note: <<< End of simulation >>>
484
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
485
# ** Note: Simulation started
486
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
487
# ** Note: DATA written
488
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
489
do {USB_TMC_IP_tb.fdo}
490
# ** Warning: (vlib-34) Library already exists at "work".
491
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
492
# -- Loading package standard
493
# -- Loading package std_logic_1164
494
# -- Loading package std_logic_arith
495
# -- Loading package std_logic_unsigned
496
# -- Loading package vcomponents
497
# -- Compiling package usb_tmc_ip_defs
498
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
499
# -- Loading package standard
500
# -- Loading package std_logic_1164
501
# -- Loading package std_logic_arith
502
# -- Loading package std_logic_unsigned
503
# -- Loading package vcomponents
504
# -- Loading package usb_tmc_ip_defs
505
# -- Compiling entity gpif_com
506
# -- Compiling architecture com_core of gpif_com
507
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
508
# -- Loading package standard
509
# -- Loading package std_logic_1164
510
# -- Compiling entity fifo_x2u_2c_1024b
511
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
512
# -- Loading package iputils_std_logic_arith
513
# -- Loading package iputils_std_logic_unsigned
514
# -- Loading package textio
515
# -- Loading package iputils_conv
516
# -- Loading package iputils_misc
517
# -- Loading entity fifo_generator_v3_3_bhv_as
518
# -- Loading entity fifo_generator_v3_3_bhv_ss
519
# -- Loading entity fifo_generator_v3_3
520
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
521
# -- Loading package standard
522
# -- Loading package std_logic_1164
523
# -- Compiling entity fifo_u2x_2c_1024b
524
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
525
# -- Loading package iputils_std_logic_arith
526
# -- Loading package iputils_std_logic_unsigned
527
# -- Loading package textio
528
# -- Loading package iputils_conv
529
# -- Loading package iputils_misc
530
# -- Loading entity fifo_generator_v3_3_bhv_as
531
# -- Loading entity fifo_generator_v3_3_bhv_ss
532
# -- Loading entity fifo_generator_v3_3
533
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
534
# -- Loading package standard
535
# -- Loading package std_logic_1164
536
# -- Loading package std_logic_arith
537
# -- Loading package std_logic_unsigned
538
# -- Loading package vcomponents
539
# -- Loading package usb_tmc_ip_defs
540
# -- Compiling package usb_tmc_cmp
541
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
542
# -- Loading package standard
543
# -- Loading package std_logic_1164
544
# -- Loading package std_logic_arith
545
# -- Loading package std_logic_unsigned
546
# -- Loading package vcomponents
547
# -- Loading package usb_tmc_ip_defs
548
# -- Compiling entity usb_tmc_ip_loopback
549
# -- Compiling architecture loopback of usb_tmc_ip_loopback
550
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
551
# -- Loading package standard
552
# -- Loading package std_logic_1164
553
# -- Loading package std_logic_arith
554
# -- Loading package std_logic_unsigned
555
# -- Loading package vcomponents
556
# -- Loading package usb_tmc_ip_defs
557
# -- Loading package usb_tmc_cmp
558
# -- Compiling entity usb_tmc_ip
559
# -- Compiling architecture top_core of usb_tmc_ip
560
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
561
# -- Loading package standard
562
# -- Loading package std_logic_1164
563
# -- Loading package std_logic_arith
564
# -- Loading package vcomponents
565
# -- Loading package std_logic_unsigned
566
# -- Loading package usb_tmc_ip_defs
567
# -- Loading package usb_tmc_cmp
568
# -- Compiling entity usb_tmc_ip_tb
569
# -- Compiling architecture simulation of usb_tmc_ip_tb
570
# vsim -lib work -t 1ns USB_TMC_IP_tb
571
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
572
# Loading std.standard
573
# Loading ieee.std_logic_1164(body)
574
# Loading ieee.std_logic_arith(body)
575
# Loading unisim.vcomponents
576
# Loading ieee.std_logic_unsigned(body)
577
# Loading work.usb_tmc_ip_defs
578
# Loading work.usb_tmc_cmp
579
# Loading work.usb_tmc_ip_tb(simulation)#1
580
# Loading xilinxcorelib.iputils_std_logic_arith(body)
581
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
582
# Loading std.textio(body)
583
# Loading xilinxcorelib.iputils_conv(body)
584
# Loading xilinxcorelib.iputils_misc(body)
585
# Loading work.usb_tmc_ip(top_core)#1
586
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
587
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
588
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
589
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
590
# Loading work.gpif_com(com_core)#1
591
# .main_pane.wave.interior.cs.body.pw.wf
592
# .main_pane.structure.interior.cs.body.struct
593
# .main_pane.objects.interior.cs.body
594
# ** Note: system ready to start
595
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
596
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
597
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
598
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
599
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
600
# ** Note: system reset
601
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
602
# ** Note: Simulation started
603
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
604
# ** Note: system reset
605
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
606
# ** Note: DATA written
607
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
608
# ** Note: <<< End of simulation >>>
609
#    Time: 990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
610
# ** Note: Simulation started
611
#    Time: 1 us  Iteration: 0  Instance: /usb_tmc_ip_tb
612
# ** Note: DATA written
613
#    Time: 1390 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
614
# ** Note: <<< End of simulation >>>
615
#    Time: 1830 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
616
# ** Note: Simulation started
617
#    Time: 1840 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
618
do {USB_TMC_IP_tb.fdo}
619
# ** Warning: (vlib-34) Library already exists at "work".
620
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
621
# -- Loading package standard
622
# -- Loading package std_logic_1164
623
# -- Loading package std_logic_arith
624
# -- Loading package std_logic_unsigned
625
# -- Loading package vcomponents
626
# -- Compiling package usb_tmc_ip_defs
627
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
628
# -- Loading package standard
629
# -- Loading package std_logic_1164
630
# -- Loading package std_logic_arith
631
# -- Loading package std_logic_unsigned
632
# -- Loading package vcomponents
633
# -- Loading package usb_tmc_ip_defs
634
# -- Compiling entity gpif_com
635
# -- Compiling architecture com_core of gpif_com
636
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
637
# -- Loading package standard
638
# -- Loading package std_logic_1164
639
# -- Compiling entity fifo_x2u_2c_1024b
640
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
641
# -- Loading package iputils_std_logic_arith
642
# -- Loading package iputils_std_logic_unsigned
643
# -- Loading package textio
644
# -- Loading package iputils_conv
645
# -- Loading package iputils_misc
646
# -- Loading entity fifo_generator_v3_3_bhv_as
647
# -- Loading entity fifo_generator_v3_3_bhv_ss
648
# -- Loading entity fifo_generator_v3_3
649
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
650
# -- Loading package standard
651
# -- Loading package std_logic_1164
652
# -- Compiling entity fifo_u2x_2c_1024b
653
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
654
# -- Loading package iputils_std_logic_arith
655
# -- Loading package iputils_std_logic_unsigned
656
# -- Loading package textio
657
# -- Loading package iputils_conv
658
# -- Loading package iputils_misc
659
# -- Loading entity fifo_generator_v3_3_bhv_as
660
# -- Loading entity fifo_generator_v3_3_bhv_ss
661
# -- Loading entity fifo_generator_v3_3
662
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
663
# -- Loading package standard
664
# -- Loading package std_logic_1164
665
# -- Loading package std_logic_arith
666
# -- Loading package std_logic_unsigned
667
# -- Loading package vcomponents
668
# -- Loading package usb_tmc_ip_defs
669
# -- Compiling package usb_tmc_cmp
670
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
671
# -- Loading package standard
672
# -- Loading package std_logic_1164
673
# -- Loading package std_logic_arith
674
# -- Loading package std_logic_unsigned
675
# -- Loading package vcomponents
676
# -- Loading package usb_tmc_ip_defs
677
# -- Compiling entity usb_tmc_ip_loopback
678
# -- Compiling architecture loopback of usb_tmc_ip_loopback
679
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
680
# -- Loading package standard
681
# -- Loading package std_logic_1164
682
# -- Loading package std_logic_arith
683
# -- Loading package std_logic_unsigned
684
# -- Loading package vcomponents
685
# -- Loading package usb_tmc_ip_defs
686
# -- Loading package usb_tmc_cmp
687
# -- Compiling entity usb_tmc_ip
688
# -- Compiling architecture top_core of usb_tmc_ip
689
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
690
# -- Loading package standard
691
# -- Loading package std_logic_1164
692
# -- Loading package std_logic_arith
693
# -- Loading package vcomponents
694
# -- Loading package std_logic_unsigned
695
# -- Loading package usb_tmc_ip_defs
696
# -- Loading package usb_tmc_cmp
697
# -- Compiling entity usb_tmc_ip_tb
698
# -- Compiling architecture simulation of usb_tmc_ip_tb
699
# vsim -lib work -t 1ns USB_TMC_IP_tb
700
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
701
# Loading std.standard
702
# Loading ieee.std_logic_1164(body)
703
# Loading ieee.std_logic_arith(body)
704
# Loading unisim.vcomponents
705
# Loading ieee.std_logic_unsigned(body)
706
# Loading work.usb_tmc_ip_defs
707
# Loading work.usb_tmc_cmp
708
# Loading work.usb_tmc_ip_tb(simulation)#1
709
# Loading xilinxcorelib.iputils_std_logic_arith(body)
710
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
711
# Loading std.textio(body)
712
# Loading xilinxcorelib.iputils_conv(body)
713
# Loading xilinxcorelib.iputils_misc(body)
714
# Loading work.usb_tmc_ip(top_core)#1
715
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
716
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
717
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
718
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
719
# .main_pane.wave.interior.cs.body.pw.wf
720
# .main_pane.structure.interior.cs.body.struct
721
# .main_pane.objects.interior.cs.body
722
# ** Note: system ready to start
723
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
724
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
725
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
726
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
727
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
728
# ** Note: system reset
729
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
730
# ** Note: Simulation started
731
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
732
# ** Note: system reset
733
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
734
# ** Note: DATA written
735
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
736
# ** Note: <<< End of simulation >>>
737
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
738
# ** Note: Simulation started
739
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
740
# ** Note: DATA written
741
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
742
restart
743
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
744
# Loading std.standard
745
# Loading ieee.std_logic_1164(body)
746
# Loading ieee.std_logic_arith(body)
747
# Loading unisim.vcomponents
748
# Loading ieee.std_logic_unsigned(body)
749
# Loading work.usb_tmc_ip_defs
750
# Loading work.usb_tmc_cmp
751
# Loading work.usb_tmc_ip_tb(simulation)#1
752
# Loading xilinxcorelib.iputils_std_logic_arith(body)
753
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
754
# Loading std.textio(body)
755
# Loading xilinxcorelib.iputils_conv(body)
756
# Loading xilinxcorelib.iputils_misc(body)
757
# Loading work.usb_tmc_ip(top_core)#1
758
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
759
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
760
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
761
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
762
run
763
# ** Note: system ready to start
764
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
765
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
766
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
767
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
768
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
769
# ** Note: system reset
770
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
771
# ** Note: Simulation started
772
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
773
# ** Note: system reset
774
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
775
# ** Note: DATA written
776
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
777
# ** Note: <<< End of simulation >>>
778
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
779
# ** Note: Simulation started
780
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
781
# ** Note: DATA written
782
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
783
run
784
# ** Note: <<< End of simulation >>>
785
#    Time: 2030 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
786
# ** Note: Simulation started
787
#    Time: 2040 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
788
# ** Note: DATA written
789
#    Time: 2430 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
790
# ** Note: <<< End of simulation >>>
791
#    Time: 3030 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
792
# ** Note: Simulation started
793
#    Time: 3040 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
794
# ** Note: DATA written
795
#    Time: 3430 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
796
# ** Note: <<< End of simulation >>>
797
#    Time: 3950 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
798
# ** Note: Simulation started
799
#    Time: 3960 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
800
do {USB_TMC_IP_tb.fdo}
801
# ** Warning: (vlib-34) Library already exists at "work".
802
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
803
# -- Loading package standard
804
# -- Loading package std_logic_1164
805
# -- Loading package std_logic_arith
806
# -- Loading package std_logic_unsigned
807
# -- Loading package vcomponents
808
# -- Compiling package usb_tmc_ip_defs
809
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
810
# -- Loading package standard
811
# -- Loading package std_logic_1164
812
# -- Loading package std_logic_arith
813
# -- Loading package std_logic_unsigned
814
# -- Loading package vcomponents
815
# -- Loading package usb_tmc_ip_defs
816
# -- Compiling entity gpif_com
817
# -- Compiling architecture com_core of gpif_com
818
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
819
# -- Loading package standard
820
# -- Loading package std_logic_1164
821
# -- Compiling entity fifo_x2u_2c_1024b
822
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
823
# -- Loading package iputils_std_logic_arith
824
# -- Loading package iputils_std_logic_unsigned
825
# -- Loading package textio
826
# -- Loading package iputils_conv
827
# -- Loading package iputils_misc
828
# -- Loading entity fifo_generator_v3_3_bhv_as
829
# -- Loading entity fifo_generator_v3_3_bhv_ss
830
# -- Loading entity fifo_generator_v3_3
831
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
832
# -- Loading package standard
833
# -- Loading package std_logic_1164
834
# -- Compiling entity fifo_u2x_2c_1024b
835
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
836
# -- Loading package iputils_std_logic_arith
837
# -- Loading package iputils_std_logic_unsigned
838
# -- Loading package textio
839
# -- Loading package iputils_conv
840
# -- Loading package iputils_misc
841
# -- Loading entity fifo_generator_v3_3_bhv_as
842
# -- Loading entity fifo_generator_v3_3_bhv_ss
843
# -- Loading entity fifo_generator_v3_3
844
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
845
# -- Loading package standard
846
# -- Loading package std_logic_1164
847
# -- Loading package std_logic_arith
848
# -- Loading package std_logic_unsigned
849
# -- Loading package vcomponents
850
# -- Loading package usb_tmc_ip_defs
851
# -- Compiling package usb_tmc_cmp
852
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
853
# -- Loading package standard
854
# -- Loading package std_logic_1164
855
# -- Loading package std_logic_arith
856
# -- Loading package std_logic_unsigned
857
# -- Loading package vcomponents
858
# -- Loading package usb_tmc_ip_defs
859
# -- Compiling entity usb_tmc_ip_loopback
860
# -- Compiling architecture loopback of usb_tmc_ip_loopback
861
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
862
# -- Loading package standard
863
# -- Loading package std_logic_1164
864
# -- Loading package std_logic_arith
865
# -- Loading package std_logic_unsigned
866
# -- Loading package vcomponents
867
# -- Loading package usb_tmc_ip_defs
868
# -- Loading package usb_tmc_cmp
869
# -- Compiling entity usb_tmc_ip
870
# -- Compiling architecture top_core of usb_tmc_ip
871
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
872
# -- Loading package standard
873
# -- Loading package std_logic_1164
874
# -- Loading package std_logic_arith
875
# -- Loading package vcomponents
876
# -- Loading package std_logic_unsigned
877
# -- Loading package usb_tmc_ip_defs
878
# -- Loading package usb_tmc_cmp
879
# -- Compiling entity usb_tmc_ip_tb
880
# -- Compiling architecture simulation of usb_tmc_ip_tb
881
# vsim -lib work -t 1ns USB_TMC_IP_tb
882
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
883
# Loading std.standard
884
# Loading ieee.std_logic_1164(body)
885
# Loading ieee.std_logic_arith(body)
886
# Loading unisim.vcomponents
887
# Loading ieee.std_logic_unsigned(body)
888
# Loading work.usb_tmc_ip_defs
889
# Loading work.usb_tmc_cmp
890
# Loading work.usb_tmc_ip_tb(simulation)#1
891
# Loading xilinxcorelib.iputils_std_logic_arith(body)
892
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
893
# Loading std.textio(body)
894
# Loading xilinxcorelib.iputils_conv(body)
895
# Loading xilinxcorelib.iputils_misc(body)
896
# Loading work.usb_tmc_ip(top_core)#1
897
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
898
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
899
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
900
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
901
# Loading work.gpif_com(com_core)#1
902
# .main_pane.wave.interior.cs.body.pw.wf
903
# .main_pane.structure.interior.cs.body.struct
904
# .main_pane.objects.interior.cs.body
905
# ** Note: system ready to start
906
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
907
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
908
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
909
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
910
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
911
# ** Note: system reset
912
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
913
# ** Note: Simulation started
914
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
915
# ** Note: system reset
916
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
917
# ** Note: DATA written
918
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
919
# ** Note: <<< End of simulation >>>
920
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
921
# ** Note: Simulation started
922
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
923
# ** Note: DATA written
924
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
925
do {USB_TMC_IP_tb.fdo}
926
# ** Warning: (vlib-34) Library already exists at "work".
927
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
928
# -- Loading package standard
929
# -- Loading package std_logic_1164
930
# -- Loading package std_logic_arith
931
# -- Loading package std_logic_unsigned
932
# -- Loading package vcomponents
933
# -- Compiling package usb_tmc_ip_defs
934
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
935
# -- Loading package standard
936
# -- Loading package std_logic_1164
937
# -- Loading package std_logic_arith
938
# -- Loading package std_logic_unsigned
939
# -- Loading package vcomponents
940
# -- Loading package usb_tmc_ip_defs
941
# -- Compiling entity gpif_com
942
# -- Compiling architecture com_core of gpif_com
943
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
944
# -- Loading package standard
945
# -- Loading package std_logic_1164
946
# -- Compiling entity fifo_x2u_2c_1024b
947
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
948
# -- Loading package iputils_std_logic_arith
949
# -- Loading package iputils_std_logic_unsigned
950
# -- Loading package textio
951
# -- Loading package iputils_conv
952
# -- Loading package iputils_misc
953
# -- Loading entity fifo_generator_v3_3_bhv_as
954
# -- Loading entity fifo_generator_v3_3_bhv_ss
955
# -- Loading entity fifo_generator_v3_3
956
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
957
# -- Loading package standard
958
# -- Loading package std_logic_1164
959
# -- Compiling entity fifo_u2x_2c_1024b
960
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
961
# -- Loading package iputils_std_logic_arith
962
# -- Loading package iputils_std_logic_unsigned
963
# -- Loading package textio
964
# -- Loading package iputils_conv
965
# -- Loading package iputils_misc
966
# -- Loading entity fifo_generator_v3_3_bhv_as
967
# -- Loading entity fifo_generator_v3_3_bhv_ss
968
# -- Loading entity fifo_generator_v3_3
969
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
970
# -- Loading package standard
971
# -- Loading package std_logic_1164
972
# -- Loading package std_logic_arith
973
# -- Loading package std_logic_unsigned
974
# -- Loading package vcomponents
975
# -- Loading package usb_tmc_ip_defs
976
# -- Compiling package usb_tmc_cmp
977
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
978
# -- Loading package standard
979
# -- Loading package std_logic_1164
980
# -- Loading package std_logic_arith
981
# -- Loading package std_logic_unsigned
982
# -- Loading package vcomponents
983
# -- Loading package usb_tmc_ip_defs
984
# -- Compiling entity usb_tmc_ip_loopback
985
# -- Compiling architecture loopback of usb_tmc_ip_loopback
986
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
987
# -- Loading package standard
988
# -- Loading package std_logic_1164
989
# -- Loading package std_logic_arith
990
# -- Loading package std_logic_unsigned
991
# -- Loading package vcomponents
992
# -- Loading package usb_tmc_ip_defs
993
# -- Loading package usb_tmc_cmp
994
# -- Compiling entity usb_tmc_ip
995
# -- Compiling architecture top_core of usb_tmc_ip
996
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
997
# -- Loading package standard
998
# -- Loading package std_logic_1164
999
# -- Loading package std_logic_arith
1000
# -- Loading package vcomponents
1001
# -- Loading package std_logic_unsigned
1002
# -- Loading package usb_tmc_ip_defs
1003
# -- Loading package usb_tmc_cmp
1004
# -- Compiling entity usb_tmc_ip_tb
1005
# -- Compiling architecture simulation of usb_tmc_ip_tb
1006
# vsim -lib work -t 1ns USB_TMC_IP_tb
1007
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1008
# Loading std.standard
1009
# Loading ieee.std_logic_1164(body)
1010
# Loading ieee.std_logic_arith(body)
1011
# Loading unisim.vcomponents
1012
# Loading ieee.std_logic_unsigned(body)
1013
# Loading work.usb_tmc_ip_defs
1014
# Loading work.usb_tmc_cmp
1015
# Loading work.usb_tmc_ip_tb(simulation)#1
1016
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1017
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1018
# Loading std.textio(body)
1019
# Loading xilinxcorelib.iputils_conv(body)
1020
# Loading xilinxcorelib.iputils_misc(body)
1021
# Loading work.usb_tmc_ip(top_core)#1
1022
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1023
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1024
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1025
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1026
# Loading work.gpif_com(com_core)#1
1027
# .main_pane.wave.interior.cs.body.pw.wf
1028
# .main_pane.structure.interior.cs.body.struct
1029
# .main_pane.objects.interior.cs.body
1030
# ** Note: system ready to start
1031
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1032
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1033
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1034
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1035
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1036
# ** Note: system reset
1037
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1038
# ** Note: Simulation started
1039
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1040
# ** Note: system reset
1041
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1042
# ** Note: DATA written
1043
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1044
# ** Note: <<< End of simulation >>>
1045
#    Time: 1130 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1046
# ** Note: Simulation started
1047
#    Time: 1140 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1048
# ** Note: DATA written
1049
#    Time: 1530 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1050
do {USB_TMC_IP_tb.fdo}
1051
# ** Warning: (vlib-34) Library already exists at "work".
1052
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1053
# -- Loading package standard
1054
# -- Loading package std_logic_1164
1055
# -- Loading package std_logic_arith
1056
# -- Loading package std_logic_unsigned
1057
# -- Loading package vcomponents
1058
# -- Compiling package usb_tmc_ip_defs
1059
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1060
# -- Loading package standard
1061
# -- Loading package std_logic_1164
1062
# -- Loading package std_logic_arith
1063
# -- Loading package std_logic_unsigned
1064
# -- Loading package vcomponents
1065
# -- Loading package usb_tmc_ip_defs
1066
# -- Compiling entity gpif_com
1067
# -- Compiling architecture com_core of gpif_com
1068
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1069
# -- Loading package standard
1070
# -- Loading package std_logic_1164
1071
# -- Compiling entity fifo_x2u_2c_1024b
1072
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1073
# -- Loading package iputils_std_logic_arith
1074
# -- Loading package iputils_std_logic_unsigned
1075
# -- Loading package textio
1076
# -- Loading package iputils_conv
1077
# -- Loading package iputils_misc
1078
# -- Loading entity fifo_generator_v3_3_bhv_as
1079
# -- Loading entity fifo_generator_v3_3_bhv_ss
1080
# -- Loading entity fifo_generator_v3_3
1081
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1082
# -- Loading package standard
1083
# -- Loading package std_logic_1164
1084
# -- Compiling entity fifo_u2x_2c_1024b
1085
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1086
# -- Loading package iputils_std_logic_arith
1087
# -- Loading package iputils_std_logic_unsigned
1088
# -- Loading package textio
1089
# -- Loading package iputils_conv
1090
# -- Loading package iputils_misc
1091
# -- Loading entity fifo_generator_v3_3_bhv_as
1092
# -- Loading entity fifo_generator_v3_3_bhv_ss
1093
# -- Loading entity fifo_generator_v3_3
1094
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1095
# -- Loading package standard
1096
# -- Loading package std_logic_1164
1097
# -- Loading package std_logic_arith
1098
# -- Loading package std_logic_unsigned
1099
# -- Loading package vcomponents
1100
# -- Loading package usb_tmc_ip_defs
1101
# -- Compiling package usb_tmc_cmp
1102
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1103
# -- Loading package standard
1104
# -- Loading package std_logic_1164
1105
# -- Loading package std_logic_arith
1106
# -- Loading package std_logic_unsigned
1107
# -- Loading package vcomponents
1108
# -- Loading package usb_tmc_ip_defs
1109
# -- Compiling entity usb_tmc_ip_loopback
1110
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1111
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1112
# -- Loading package standard
1113
# -- Loading package std_logic_1164
1114
# -- Loading package std_logic_arith
1115
# -- Loading package std_logic_unsigned
1116
# -- Loading package vcomponents
1117
# -- Loading package usb_tmc_ip_defs
1118
# -- Loading package usb_tmc_cmp
1119
# -- Compiling entity usb_tmc_ip
1120
# -- Compiling architecture top_core of usb_tmc_ip
1121
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1122
# -- Loading package standard
1123
# -- Loading package std_logic_1164
1124
# -- Loading package std_logic_arith
1125
# -- Loading package vcomponents
1126
# -- Loading package std_logic_unsigned
1127
# -- Loading package usb_tmc_ip_defs
1128
# -- Loading package usb_tmc_cmp
1129
# -- Compiling entity usb_tmc_ip_tb
1130
# -- Compiling architecture simulation of usb_tmc_ip_tb
1131
# vsim -lib work -t 1ns USB_TMC_IP_tb
1132
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1133
# Loading std.standard
1134
# Loading ieee.std_logic_1164(body)
1135
# Loading ieee.std_logic_arith(body)
1136
# Loading unisim.vcomponents
1137
# Loading ieee.std_logic_unsigned(body)
1138
# Loading work.usb_tmc_ip_defs
1139
# Loading work.usb_tmc_cmp
1140
# Loading work.usb_tmc_ip_tb(simulation)#1
1141
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1142
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1143
# Loading std.textio(body)
1144
# Loading xilinxcorelib.iputils_conv(body)
1145
# Loading xilinxcorelib.iputils_misc(body)
1146
# Loading work.usb_tmc_ip(top_core)#1
1147
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1148
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1149
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1150
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1151
# .main_pane.wave.interior.cs.body.pw.wf
1152
# .main_pane.structure.interior.cs.body.struct
1153
# .main_pane.objects.interior.cs.body
1154
# ** Note: system ready to start
1155
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1156
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1157
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1158
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1159
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1160
# ** Note: system reset
1161
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1162
# ** Note: Simulation started
1163
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1164
# ** Note: system reset
1165
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1166
# ** Note: DATA written
1167
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1168
# ** Note: <<< End of simulation >>>
1169
#    Time: 1190 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1170
# ** Note: Simulation started
1171
#    Time: 1200 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1172
# ** Note: DATA written
1173
#    Time: 1590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1174
do {USB_TMC_IP_tb.fdo}
1175
# ** Warning: (vlib-34) Library already exists at "work".
1176
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1177
# -- Loading package standard
1178
# -- Loading package std_logic_1164
1179
# -- Loading package std_logic_arith
1180
# -- Loading package std_logic_unsigned
1181
# -- Loading package vcomponents
1182
# -- Compiling package usb_tmc_ip_defs
1183
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1184
# -- Loading package standard
1185
# -- Loading package std_logic_1164
1186
# -- Loading package std_logic_arith
1187
# -- Loading package std_logic_unsigned
1188
# -- Loading package vcomponents
1189
# -- Loading package usb_tmc_ip_defs
1190
# -- Compiling entity gpif_com
1191
# -- Compiling architecture com_core of gpif_com
1192
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1193
# -- Loading package standard
1194
# -- Loading package std_logic_1164
1195
# -- Compiling entity fifo_x2u_2c_1024b
1196
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1197
# -- Loading package iputils_std_logic_arith
1198
# -- Loading package iputils_std_logic_unsigned
1199
# -- Loading package textio
1200
# -- Loading package iputils_conv
1201
# -- Loading package iputils_misc
1202
# -- Loading entity fifo_generator_v3_3_bhv_as
1203
# -- Loading entity fifo_generator_v3_3_bhv_ss
1204
# -- Loading entity fifo_generator_v3_3
1205
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1206
# -- Loading package standard
1207
# -- Loading package std_logic_1164
1208
# -- Compiling entity fifo_u2x_2c_1024b
1209
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1210
# -- Loading package iputils_std_logic_arith
1211
# -- Loading package iputils_std_logic_unsigned
1212
# -- Loading package textio
1213
# -- Loading package iputils_conv
1214
# -- Loading package iputils_misc
1215
# -- Loading entity fifo_generator_v3_3_bhv_as
1216
# -- Loading entity fifo_generator_v3_3_bhv_ss
1217
# -- Loading entity fifo_generator_v3_3
1218
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1219
# -- Loading package standard
1220
# -- Loading package std_logic_1164
1221
# -- Loading package std_logic_arith
1222
# -- Loading package std_logic_unsigned
1223
# -- Loading package vcomponents
1224
# -- Loading package usb_tmc_ip_defs
1225
# -- Compiling package usb_tmc_cmp
1226
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1227
# -- Loading package standard
1228
# -- Loading package std_logic_1164
1229
# -- Loading package std_logic_arith
1230
# -- Loading package std_logic_unsigned
1231
# -- Loading package vcomponents
1232
# -- Loading package usb_tmc_ip_defs
1233
# -- Compiling entity usb_tmc_ip_loopback
1234
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1235
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1236
# -- Loading package standard
1237
# -- Loading package std_logic_1164
1238
# -- Loading package std_logic_arith
1239
# -- Loading package std_logic_unsigned
1240
# -- Loading package vcomponents
1241
# -- Loading package usb_tmc_ip_defs
1242
# -- Loading package usb_tmc_cmp
1243
# -- Compiling entity usb_tmc_ip
1244
# -- Compiling architecture top_core of usb_tmc_ip
1245
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1246
# -- Loading package standard
1247
# -- Loading package std_logic_1164
1248
# -- Loading package std_logic_arith
1249
# -- Loading package vcomponents
1250
# -- Loading package std_logic_unsigned
1251
# -- Loading package usb_tmc_ip_defs
1252
# -- Loading package usb_tmc_cmp
1253
# -- Compiling entity usb_tmc_ip_tb
1254
# -- Compiling architecture simulation of usb_tmc_ip_tb
1255
# vsim -lib work -t 1ns USB_TMC_IP_tb
1256
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1257
# Loading std.standard
1258
# Loading ieee.std_logic_1164(body)
1259
# Loading ieee.std_logic_arith(body)
1260
# Loading unisim.vcomponents
1261
# Loading ieee.std_logic_unsigned(body)
1262
# Loading work.usb_tmc_ip_defs
1263
# Loading work.usb_tmc_cmp
1264
# Loading work.usb_tmc_ip_tb(simulation)#1
1265
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1266
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1267
# Loading std.textio(body)
1268
# Loading xilinxcorelib.iputils_conv(body)
1269
# Loading xilinxcorelib.iputils_misc(body)
1270
# Loading work.usb_tmc_ip(top_core)#1
1271
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1272
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1273
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1274
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1275
# Loading work.gpif_com(com_core)#1
1276
# .main_pane.wave.interior.cs.body.pw.wf
1277
# .main_pane.structure.interior.cs.body.struct
1278
# .main_pane.objects.interior.cs.body
1279
# ** Note: system ready to start
1280
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1281
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1282
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1283
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1284
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1285
# ** Note: system reset
1286
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1287
# ** Note: Simulation started
1288
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1289
# ** Note: system reset
1290
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1291
# ** Note: DATA written
1292
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1293
# ** Note: <<< End of simulation >>>
1294
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1295
# ** Note: Simulation started
1296
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1297
# ** Note: DATA written
1298
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1299
do {USB_TMC_IP_tb.fdo}
1300
# ** Warning: (vlib-34) Library already exists at "work".
1301
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1302
# -- Loading package standard
1303
# -- Loading package std_logic_1164
1304
# -- Loading package std_logic_arith
1305
# -- Loading package std_logic_unsigned
1306
# -- Loading package vcomponents
1307
# -- Compiling package usb_tmc_ip_defs
1308
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1309
# -- Loading package standard
1310
# -- Loading package std_logic_1164
1311
# -- Loading package std_logic_arith
1312
# -- Loading package std_logic_unsigned
1313
# -- Loading package vcomponents
1314
# -- Loading package usb_tmc_ip_defs
1315
# -- Compiling entity gpif_com
1316
# -- Compiling architecture com_core of gpif_com
1317
# ** Error: gpif_com.vhd(272): (vcom-1136) Unknown identifier "v_isfirstbitonthebus".
1318
# ** Error: gpif_com.vhd(272): Target type (error) in variable assignment is different from expression type std.standard.boolean.
1319
# ** Error: gpif_com.vhd(272): (vcom-1136) Unknown identifier "v_isfirstbitonthebus".
1320
# ** Error: gpif_com.vhd(319): VHDL Compiler exiting
1321
# ** Error: /opt/mentorGraphics/modeltech/linux/vcom failed.
1322
# Error in macro ./USB_TMC_IP_tb.fdo line 6
1323
# /opt/mentorGraphics/modeltech/linux/vcom failed.
1324
#     while executing
1325
# "vcom -explicit  -93 "gpif_com.vhd""
1326
do {USB_TMC_IP_tb.fdo}
1327
# ** Warning: (vlib-34) Library already exists at "work".
1328
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1329
# -- Loading package standard
1330
# -- Loading package std_logic_1164
1331
# -- Loading package std_logic_arith
1332
# -- Loading package std_logic_unsigned
1333
# -- Loading package vcomponents
1334
# -- Compiling package usb_tmc_ip_defs
1335
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1336
# -- Loading package standard
1337
# -- Loading package std_logic_1164
1338
# -- Loading package std_logic_arith
1339
# -- Loading package std_logic_unsigned
1340
# -- Loading package vcomponents
1341
# -- Loading package usb_tmc_ip_defs
1342
# -- Compiling entity gpif_com
1343
# -- Compiling architecture com_core of gpif_com
1344
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1345
# -- Loading package standard
1346
# -- Loading package std_logic_1164
1347
# -- Compiling entity fifo_x2u_2c_1024b
1348
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1349
# -- Loading package iputils_std_logic_arith
1350
# -- Loading package iputils_std_logic_unsigned
1351
# -- Loading package textio
1352
# -- Loading package iputils_conv
1353
# -- Loading package iputils_misc
1354
# -- Loading entity fifo_generator_v3_3_bhv_as
1355
# -- Loading entity fifo_generator_v3_3_bhv_ss
1356
# -- Loading entity fifo_generator_v3_3
1357
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1358
# -- Loading package standard
1359
# -- Loading package std_logic_1164
1360
# -- Compiling entity fifo_u2x_2c_1024b
1361
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1362
# -- Loading package iputils_std_logic_arith
1363
# -- Loading package iputils_std_logic_unsigned
1364
# -- Loading package textio
1365
# -- Loading package iputils_conv
1366
# -- Loading package iputils_misc
1367
# -- Loading entity fifo_generator_v3_3_bhv_as
1368
# -- Loading entity fifo_generator_v3_3_bhv_ss
1369
# -- Loading entity fifo_generator_v3_3
1370
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1371
# -- Loading package standard
1372
# -- Loading package std_logic_1164
1373
# -- Loading package std_logic_arith
1374
# -- Loading package std_logic_unsigned
1375
# -- Loading package vcomponents
1376
# -- Loading package usb_tmc_ip_defs
1377
# -- Compiling package usb_tmc_cmp
1378
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1379
# -- Loading package standard
1380
# -- Loading package std_logic_1164
1381
# -- Loading package std_logic_arith
1382
# -- Loading package std_logic_unsigned
1383
# -- Loading package vcomponents
1384
# -- Loading package usb_tmc_ip_defs
1385
# -- Compiling entity usb_tmc_ip_loopback
1386
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1387
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1388
# -- Loading package standard
1389
# -- Loading package std_logic_1164
1390
# -- Loading package std_logic_arith
1391
# -- Loading package std_logic_unsigned
1392
# -- Loading package vcomponents
1393
# -- Loading package usb_tmc_ip_defs
1394
# -- Loading package usb_tmc_cmp
1395
# -- Compiling entity usb_tmc_ip
1396
# -- Compiling architecture top_core of usb_tmc_ip
1397
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1398
# -- Loading package standard
1399
# -- Loading package std_logic_1164
1400
# -- Loading package std_logic_arith
1401
# -- Loading package vcomponents
1402
# -- Loading package std_logic_unsigned
1403
# -- Loading package usb_tmc_ip_defs
1404
# -- Loading package usb_tmc_cmp
1405
# -- Compiling entity usb_tmc_ip_tb
1406
# -- Compiling architecture simulation of usb_tmc_ip_tb
1407
# vsim -lib work -t 1ns USB_TMC_IP_tb
1408
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1409
# Loading std.standard
1410
# Loading ieee.std_logic_1164(body)
1411
# Loading ieee.std_logic_arith(body)
1412
# Loading unisim.vcomponents
1413
# Loading ieee.std_logic_unsigned(body)
1414
# Loading work.usb_tmc_ip_defs
1415
# Loading work.usb_tmc_cmp
1416
# Loading work.usb_tmc_ip_tb(simulation)#1
1417
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1418
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1419
# Loading std.textio(body)
1420
# Loading xilinxcorelib.iputils_conv(body)
1421
# Loading xilinxcorelib.iputils_misc(body)
1422
# Loading work.usb_tmc_ip(top_core)#1
1423
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1424
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1425
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1426
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1427
# Loading work.gpif_com(com_core)#1
1428
# .main_pane.wave.interior.cs.body.pw.wf
1429
# .main_pane.structure.interior.cs.body.struct
1430
# .main_pane.objects.interior.cs.body
1431
# ** Note: system ready to start
1432
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1433
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1434
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1435
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1436
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1437
# ** Note: system reset
1438
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1439
# ** Note: Simulation started
1440
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1441
# ** Note: system reset
1442
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1443
# ** Note: DATA written
1444
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1445
# ** Note: <<< End of simulation >>>
1446
#    Time: 1110 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1447
# ** Note: Simulation started
1448
#    Time: 1120 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1449
# ** Note: DATA written
1450
#    Time: 1510 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1451
do {USB_TMC_IP_tb.fdo}
1452
# ** Warning: (vlib-34) Library already exists at "work".
1453
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1454
# -- Loading package standard
1455
# -- Loading package std_logic_1164
1456
# -- Loading package std_logic_arith
1457
# -- Loading package std_logic_unsigned
1458
# -- Loading package vcomponents
1459
# -- Compiling package usb_tmc_ip_defs
1460
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1461
# -- Loading package standard
1462
# -- Loading package std_logic_1164
1463
# -- Loading package std_logic_arith
1464
# -- Loading package std_logic_unsigned
1465
# -- Loading package vcomponents
1466
# -- Loading package usb_tmc_ip_defs
1467
# -- Compiling entity gpif_com
1468
# -- Compiling architecture com_core of gpif_com
1469
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1470
# -- Loading package standard
1471
# -- Loading package std_logic_1164
1472
# -- Compiling entity fifo_x2u_2c_1024b
1473
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1474
# -- Loading package iputils_std_logic_arith
1475
# -- Loading package iputils_std_logic_unsigned
1476
# -- Loading package textio
1477
# -- Loading package iputils_conv
1478
# -- Loading package iputils_misc
1479
# -- Loading entity fifo_generator_v3_3_bhv_as
1480
# -- Loading entity fifo_generator_v3_3_bhv_ss
1481
# -- Loading entity fifo_generator_v3_3
1482
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1483
# -- Loading package standard
1484
# -- Loading package std_logic_1164
1485
# -- Compiling entity fifo_u2x_2c_1024b
1486
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1487
# -- Loading package iputils_std_logic_arith
1488
# -- Loading package iputils_std_logic_unsigned
1489
# -- Loading package textio
1490
# -- Loading package iputils_conv
1491
# -- Loading package iputils_misc
1492
# -- Loading entity fifo_generator_v3_3_bhv_as
1493
# -- Loading entity fifo_generator_v3_3_bhv_ss
1494
# -- Loading entity fifo_generator_v3_3
1495
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1496
# -- Loading package standard
1497
# -- Loading package std_logic_1164
1498
# -- Loading package std_logic_arith
1499
# -- Loading package std_logic_unsigned
1500
# -- Loading package vcomponents
1501
# -- Loading package usb_tmc_ip_defs
1502
# -- Compiling package usb_tmc_cmp
1503
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1504
# -- Loading package standard
1505
# -- Loading package std_logic_1164
1506
# -- Loading package std_logic_arith
1507
# -- Loading package std_logic_unsigned
1508
# -- Loading package vcomponents
1509
# -- Loading package usb_tmc_ip_defs
1510
# -- Compiling entity usb_tmc_ip_loopback
1511
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1512
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1513
# -- Loading package standard
1514
# -- Loading package std_logic_1164
1515
# -- Loading package std_logic_arith
1516
# -- Loading package std_logic_unsigned
1517
# -- Loading package vcomponents
1518
# -- Loading package usb_tmc_ip_defs
1519
# -- Loading package usb_tmc_cmp
1520
# -- Compiling entity usb_tmc_ip
1521
# -- Compiling architecture top_core of usb_tmc_ip
1522
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1523
# -- Loading package standard
1524
# -- Loading package std_logic_1164
1525
# -- Loading package std_logic_arith
1526
# -- Loading package vcomponents
1527
# -- Loading package std_logic_unsigned
1528
# -- Loading package usb_tmc_ip_defs
1529
# -- Loading package usb_tmc_cmp
1530
# -- Compiling entity usb_tmc_ip_tb
1531
# -- Compiling architecture simulation of usb_tmc_ip_tb
1532
# vsim -lib work -t 1ns USB_TMC_IP_tb
1533
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1534
# Loading std.standard
1535
# Loading ieee.std_logic_1164(body)
1536
# Loading ieee.std_logic_arith(body)
1537
# Loading unisim.vcomponents
1538
# Loading ieee.std_logic_unsigned(body)
1539
# Loading work.usb_tmc_ip_defs
1540
# Loading work.usb_tmc_cmp
1541
# Loading work.usb_tmc_ip_tb(simulation)#1
1542
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1543
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1544
# Loading std.textio(body)
1545
# Loading xilinxcorelib.iputils_conv(body)
1546
# Loading xilinxcorelib.iputils_misc(body)
1547
# Loading work.usb_tmc_ip(top_core)#1
1548
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1549
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1550
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1551
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1552
# Loading work.gpif_com(com_core)#1
1553
# .main_pane.wave.interior.cs.body.pw.wf
1554
# .main_pane.structure.interior.cs.body.struct
1555
# .main_pane.objects.interior.cs.body
1556
# ** Note: system ready to start
1557
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1558
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1559
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1560
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1561
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1562
# ** Note: system reset
1563
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1564
# ** Note: Simulation started
1565
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1566
# ** Note: system reset
1567
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1568
# ** Note: DATA written
1569
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1570
# ** Warning: WRX and RDYX are high on the same time
1571
#    Time: 650 ns  Iteration: 4  Instance: /usb_tmc_ip_tb
1572
do {USB_TMC_IP_tb.fdo}
1573
# ** Warning: (vlib-34) Library already exists at "work".
1574
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1575
# -- Loading package standard
1576
# -- Loading package std_logic_1164
1577
# -- Loading package std_logic_arith
1578
# -- Loading package std_logic_unsigned
1579
# -- Loading package vcomponents
1580
# -- Compiling package usb_tmc_ip_defs
1581
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1582
# -- Loading package standard
1583
# -- Loading package std_logic_1164
1584
# -- Loading package std_logic_arith
1585
# -- Loading package std_logic_unsigned
1586
# -- Loading package vcomponents
1587
# -- Loading package usb_tmc_ip_defs
1588
# -- Compiling entity gpif_com
1589
# -- Compiling architecture com_core of gpif_com
1590
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1591
# -- Loading package standard
1592
# -- Loading package std_logic_1164
1593
# -- Compiling entity fifo_x2u_2c_1024b
1594
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1595
# -- Loading package iputils_std_logic_arith
1596
# -- Loading package iputils_std_logic_unsigned
1597
# -- Loading package textio
1598
# -- Loading package iputils_conv
1599
# -- Loading package iputils_misc
1600
# -- Loading entity fifo_generator_v3_3_bhv_as
1601
# -- Loading entity fifo_generator_v3_3_bhv_ss
1602
# -- Loading entity fifo_generator_v3_3
1603
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1604
# -- Loading package standard
1605
# -- Loading package std_logic_1164
1606
# -- Compiling entity fifo_u2x_2c_1024b
1607
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1608
# -- Loading package iputils_std_logic_arith
1609
# -- Loading package iputils_std_logic_unsigned
1610
# -- Loading package textio
1611
# -- Loading package iputils_conv
1612
# -- Loading package iputils_misc
1613
# -- Loading entity fifo_generator_v3_3_bhv_as
1614
# -- Loading entity fifo_generator_v3_3_bhv_ss
1615
# -- Loading entity fifo_generator_v3_3
1616
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1617
# -- Loading package standard
1618
# -- Loading package std_logic_1164
1619
# -- Loading package std_logic_arith
1620
# -- Loading package std_logic_unsigned
1621
# -- Loading package vcomponents
1622
# -- Loading package usb_tmc_ip_defs
1623
# -- Compiling package usb_tmc_cmp
1624
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1625
# -- Loading package standard
1626
# -- Loading package std_logic_1164
1627
# -- Loading package std_logic_arith
1628
# -- Loading package std_logic_unsigned
1629
# -- Loading package vcomponents
1630
# -- Loading package usb_tmc_ip_defs
1631
# -- Compiling entity usb_tmc_ip_loopback
1632
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1633
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1634
# -- Loading package standard
1635
# -- Loading package std_logic_1164
1636
# -- Loading package std_logic_arith
1637
# -- Loading package std_logic_unsigned
1638
# -- Loading package vcomponents
1639
# -- Loading package usb_tmc_ip_defs
1640
# -- Loading package usb_tmc_cmp
1641
# -- Compiling entity usb_tmc_ip
1642
# -- Compiling architecture top_core of usb_tmc_ip
1643
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1644
# -- Loading package standard
1645
# -- Loading package std_logic_1164
1646
# -- Loading package std_logic_arith
1647
# -- Loading package vcomponents
1648
# -- Loading package std_logic_unsigned
1649
# -- Loading package usb_tmc_ip_defs
1650
# -- Loading package usb_tmc_cmp
1651
# -- Compiling entity usb_tmc_ip_tb
1652
# -- Compiling architecture simulation of usb_tmc_ip_tb
1653
# vsim -lib work -t 1ns USB_TMC_IP_tb
1654
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1655
# Loading std.standard
1656
# Loading ieee.std_logic_1164(body)
1657
# Loading ieee.std_logic_arith(body)
1658
# Loading unisim.vcomponents
1659
# Loading ieee.std_logic_unsigned(body)
1660
# Loading work.usb_tmc_ip_defs
1661
# Loading work.usb_tmc_cmp
1662
# Loading work.usb_tmc_ip_tb(simulation)#1
1663
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1664
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1665
# Loading std.textio(body)
1666
# Loading xilinxcorelib.iputils_conv(body)
1667
# Loading xilinxcorelib.iputils_misc(body)
1668
# Loading work.usb_tmc_ip(top_core)#1
1669
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1670
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1671
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1672
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1673
# Loading work.gpif_com(com_core)#1
1674
# .main_pane.wave.interior.cs.body.pw.wf
1675
# .main_pane.structure.interior.cs.body.struct
1676
# .main_pane.objects.interior.cs.body
1677
# ** Note: system ready to start
1678
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1679
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1680
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1681
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1682
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1683
# ** Note: system reset
1684
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1685
# ** Note: Simulation started
1686
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1687
# ** Note: system reset
1688
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1689
# ** Note: DATA written
1690
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1691
do {USB_TMC_IP_tb.fdo}
1692
# ** Warning: (vlib-34) Library already exists at "work".
1693
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1694
# -- Loading package standard
1695
# -- Loading package std_logic_1164
1696
# -- Loading package std_logic_arith
1697
# -- Loading package std_logic_unsigned
1698
# -- Loading package vcomponents
1699
# -- Compiling package usb_tmc_ip_defs
1700
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1701
# -- Loading package standard
1702
# -- Loading package std_logic_1164
1703
# -- Loading package std_logic_arith
1704
# -- Loading package std_logic_unsigned
1705
# -- Loading package vcomponents
1706
# -- Loading package usb_tmc_ip_defs
1707
# -- Compiling entity gpif_com
1708
# -- Compiling architecture com_core of gpif_com
1709
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1710
# -- Loading package standard
1711
# -- Loading package std_logic_1164
1712
# -- Compiling entity fifo_x2u_2c_1024b
1713
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1714
# -- Loading package iputils_std_logic_arith
1715
# -- Loading package iputils_std_logic_unsigned
1716
# -- Loading package textio
1717
# -- Loading package iputils_conv
1718
# -- Loading package iputils_misc
1719
# -- Loading entity fifo_generator_v3_3_bhv_as
1720
# -- Loading entity fifo_generator_v3_3_bhv_ss
1721
# -- Loading entity fifo_generator_v3_3
1722
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1723
# -- Loading package standard
1724
# -- Loading package std_logic_1164
1725
# -- Compiling entity fifo_u2x_2c_1024b
1726
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1727
# -- Loading package iputils_std_logic_arith
1728
# -- Loading package iputils_std_logic_unsigned
1729
# -- Loading package textio
1730
# -- Loading package iputils_conv
1731
# -- Loading package iputils_misc
1732
# -- Loading entity fifo_generator_v3_3_bhv_as
1733
# -- Loading entity fifo_generator_v3_3_bhv_ss
1734
# -- Loading entity fifo_generator_v3_3
1735
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1736
# -- Loading package standard
1737
# -- Loading package std_logic_1164
1738
# -- Loading package std_logic_arith
1739
# -- Loading package std_logic_unsigned
1740
# -- Loading package vcomponents
1741
# -- Loading package usb_tmc_ip_defs
1742
# -- Compiling package usb_tmc_cmp
1743
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1744
# -- Loading package standard
1745
# -- Loading package std_logic_1164
1746
# -- Loading package std_logic_arith
1747
# -- Loading package std_logic_unsigned
1748
# -- Loading package vcomponents
1749
# -- Loading package usb_tmc_ip_defs
1750
# -- Compiling entity usb_tmc_ip_loopback
1751
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1752
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1753
# -- Loading package standard
1754
# -- Loading package std_logic_1164
1755
# -- Loading package std_logic_arith
1756
# -- Loading package std_logic_unsigned
1757
# -- Loading package vcomponents
1758
# -- Loading package usb_tmc_ip_defs
1759
# -- Loading package usb_tmc_cmp
1760
# -- Compiling entity usb_tmc_ip
1761
# -- Compiling architecture top_core of usb_tmc_ip
1762
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1763
# -- Loading package standard
1764
# -- Loading package std_logic_1164
1765
# -- Loading package std_logic_arith
1766
# -- Loading package vcomponents
1767
# -- Loading package std_logic_unsigned
1768
# -- Loading package usb_tmc_ip_defs
1769
# -- Loading package usb_tmc_cmp
1770
# -- Compiling entity usb_tmc_ip_tb
1771
# -- Compiling architecture simulation of usb_tmc_ip_tb
1772
# vsim -lib work -t 1ns USB_TMC_IP_tb
1773
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1774
# Loading std.standard
1775
# Loading ieee.std_logic_1164(body)
1776
# Loading ieee.std_logic_arith(body)
1777
# Loading unisim.vcomponents
1778
# Loading ieee.std_logic_unsigned(body)
1779
# Loading work.usb_tmc_ip_defs
1780
# Loading work.usb_tmc_cmp
1781
# Loading work.usb_tmc_ip_tb(simulation)#1
1782
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1783
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1784
# Loading std.textio(body)
1785
# Loading xilinxcorelib.iputils_conv(body)
1786
# Loading xilinxcorelib.iputils_misc(body)
1787
# Loading work.usb_tmc_ip(top_core)#1
1788
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1789
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1790
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1791
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1792
# Loading work.gpif_com(com_core)#1
1793
# .main_pane.wave.interior.cs.body.pw.wf
1794
# .main_pane.structure.interior.cs.body.struct
1795
# .main_pane.objects.interior.cs.body
1796
# ** Note: system ready to start
1797
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1798
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1799
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1800
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1801
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1802
# ** Note: system reset
1803
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1804
# ** Note: Simulation started
1805
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1806
# ** Note: system reset
1807
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1808
# ** Note: DATA written
1809
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1810
do {USB_TMC_IP_tb.fdo}
1811
# ** Warning: (vlib-34) Library already exists at "work".
1812
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1813
# -- Loading package standard
1814
# -- Loading package std_logic_1164
1815
# -- Loading package std_logic_arith
1816
# -- Loading package std_logic_unsigned
1817
# -- Loading package vcomponents
1818
# -- Compiling package usb_tmc_ip_defs
1819
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1820
# -- Loading package standard
1821
# -- Loading package std_logic_1164
1822
# -- Loading package std_logic_arith
1823
# -- Loading package std_logic_unsigned
1824
# -- Loading package vcomponents
1825
# -- Loading package usb_tmc_ip_defs
1826
# -- Compiling entity gpif_com
1827
# -- Compiling architecture com_core of gpif_com
1828
# ** Error: gpif_com.vhd(272): (vcom-1136) Unknown identifier "v_isfirstbitonthebus".
1829
# ** Error: gpif_com.vhd(272): Target type (error) in variable assignment is different from expression type std.standard.boolean.
1830
# ** Error: gpif_com.vhd(272): (vcom-1136) Unknown identifier "v_isfirstbitonthebus".
1831
# ** Error: gpif_com.vhd(320): VHDL Compiler exiting
1832
# ** Error: /opt/mentorGraphics/modeltech/linux/vcom failed.
1833
# Error in macro ./USB_TMC_IP_tb.fdo line 6
1834
# /opt/mentorGraphics/modeltech/linux/vcom failed.
1835
#     while executing
1836
# "vcom -explicit  -93 "gpif_com.vhd""
1837
do {USB_TMC_IP_tb.fdo}
1838
# ** Warning: (vlib-34) Library already exists at "work".
1839
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1840
# -- Loading package standard
1841
# -- Loading package std_logic_1164
1842
# -- Loading package std_logic_arith
1843
# -- Loading package std_logic_unsigned
1844
# -- Loading package vcomponents
1845
# -- Compiling package usb_tmc_ip_defs
1846
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1847
# -- Loading package standard
1848
# -- Loading package std_logic_1164
1849
# -- Loading package std_logic_arith
1850
# -- Loading package std_logic_unsigned
1851
# -- Loading package vcomponents
1852
# -- Loading package usb_tmc_ip_defs
1853
# -- Compiling entity gpif_com
1854
# -- Compiling architecture com_core of gpif_com
1855
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1856
# -- Loading package standard
1857
# -- Loading package std_logic_1164
1858
# -- Compiling entity fifo_x2u_2c_1024b
1859
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1860
# -- Loading package iputils_std_logic_arith
1861
# -- Loading package iputils_std_logic_unsigned
1862
# -- Loading package textio
1863
# -- Loading package iputils_conv
1864
# -- Loading package iputils_misc
1865
# -- Loading entity fifo_generator_v3_3_bhv_as
1866
# -- Loading entity fifo_generator_v3_3_bhv_ss
1867
# -- Loading entity fifo_generator_v3_3
1868
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1869
# -- Loading package standard
1870
# -- Loading package std_logic_1164
1871
# -- Compiling entity fifo_u2x_2c_1024b
1872
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
1873
# -- Loading package iputils_std_logic_arith
1874
# -- Loading package iputils_std_logic_unsigned
1875
# -- Loading package textio
1876
# -- Loading package iputils_conv
1877
# -- Loading package iputils_misc
1878
# -- Loading entity fifo_generator_v3_3_bhv_as
1879
# -- Loading entity fifo_generator_v3_3_bhv_ss
1880
# -- Loading entity fifo_generator_v3_3
1881
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1882
# -- Loading package standard
1883
# -- Loading package std_logic_1164
1884
# -- Loading package std_logic_arith
1885
# -- Loading package std_logic_unsigned
1886
# -- Loading package vcomponents
1887
# -- Loading package usb_tmc_ip_defs
1888
# -- Compiling package usb_tmc_cmp
1889
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1890
# -- Loading package standard
1891
# -- Loading package std_logic_1164
1892
# -- Loading package std_logic_arith
1893
# -- Loading package std_logic_unsigned
1894
# -- Loading package vcomponents
1895
# -- Loading package usb_tmc_ip_defs
1896
# -- Compiling entity usb_tmc_ip_loopback
1897
# -- Compiling architecture loopback of usb_tmc_ip_loopback
1898
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1899
# -- Loading package standard
1900
# -- Loading package std_logic_1164
1901
# -- Loading package std_logic_arith
1902
# -- Loading package std_logic_unsigned
1903
# -- Loading package vcomponents
1904
# -- Loading package usb_tmc_ip_defs
1905
# -- Loading package usb_tmc_cmp
1906
# -- Compiling entity usb_tmc_ip
1907
# -- Compiling architecture top_core of usb_tmc_ip
1908
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1909
# -- Loading package standard
1910
# -- Loading package std_logic_1164
1911
# -- Loading package std_logic_arith
1912
# -- Loading package vcomponents
1913
# -- Loading package std_logic_unsigned
1914
# -- Loading package usb_tmc_ip_defs
1915
# -- Loading package usb_tmc_cmp
1916
# -- Compiling entity usb_tmc_ip_tb
1917
# -- Compiling architecture simulation of usb_tmc_ip_tb
1918
# vsim -lib work -t 1ns USB_TMC_IP_tb
1919
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
1920
# Loading std.standard
1921
# Loading ieee.std_logic_1164(body)
1922
# Loading ieee.std_logic_arith(body)
1923
# Loading unisim.vcomponents
1924
# Loading ieee.std_logic_unsigned(body)
1925
# Loading work.usb_tmc_ip_defs
1926
# Loading work.usb_tmc_cmp
1927
# Loading work.usb_tmc_ip_tb(simulation)#1
1928
# Loading xilinxcorelib.iputils_std_logic_arith(body)
1929
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
1930
# Loading std.textio(body)
1931
# Loading xilinxcorelib.iputils_conv(body)
1932
# Loading xilinxcorelib.iputils_misc(body)
1933
# Loading work.usb_tmc_ip(top_core)#1
1934
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
1935
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
1936
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
1937
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
1938
# Loading work.gpif_com(com_core)#1
1939
# .main_pane.wave.interior.cs.body.pw.wf
1940
# .main_pane.structure.interior.cs.body.struct
1941
# .main_pane.objects.interior.cs.body
1942
# ** Note: system ready to start
1943
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1944
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1945
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
1946
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
1947
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
1948
# ** Note: system reset
1949
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1950
# ** Note: Simulation started
1951
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1952
# ** Note: system reset
1953
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1954
# ** Note: DATA written
1955
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1956
# ** Note: <<< End of simulation >>>
1957
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1958
# ** Note: Simulation started
1959
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1960
# ** Note: DATA written
1961
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
1962
# ** Note: <<< End of simulation >>>
1963
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
1964
# ** Note: Simulation started
1965
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
1966
do {USB_TMC_IP_tb.fdo}
1967
# ** Warning: (vlib-34) Library already exists at "work".
1968
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1969
# -- Loading package standard
1970
# -- Loading package std_logic_1164
1971
# -- Loading package std_logic_arith
1972
# -- Loading package std_logic_unsigned
1973
# -- Loading package vcomponents
1974
# -- Compiling package usb_tmc_ip_defs
1975
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1976
# -- Loading package standard
1977
# -- Loading package std_logic_1164
1978
# -- Loading package std_logic_arith
1979
# -- Loading package std_logic_unsigned
1980
# -- Loading package vcomponents
1981
# -- Loading package usb_tmc_ip_defs
1982
# -- Compiling entity gpif_com
1983
# -- Compiling architecture com_core of gpif_com
1984
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1985
# -- Loading package standard
1986
# -- Loading package std_logic_1164
1987
# -- Compiling entity fifo_x2u_2c_1024b
1988
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
1989
# -- Loading package iputils_std_logic_arith
1990
# -- Loading package iputils_std_logic_unsigned
1991
# -- Loading package textio
1992
# -- Loading package iputils_conv
1993
# -- Loading package iputils_misc
1994
# -- Loading entity fifo_generator_v3_3_bhv_as
1995
# -- Loading entity fifo_generator_v3_3_bhv_ss
1996
# -- Loading entity fifo_generator_v3_3
1997
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
1998
# -- Loading package standard
1999
# -- Loading package std_logic_1164
2000
# -- Compiling entity fifo_u2x_2c_1024b
2001
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2002
# -- Loading package iputils_std_logic_arith
2003
# -- Loading package iputils_std_logic_unsigned
2004
# -- Loading package textio
2005
# -- Loading package iputils_conv
2006
# -- Loading package iputils_misc
2007
# -- Loading entity fifo_generator_v3_3_bhv_as
2008
# -- Loading entity fifo_generator_v3_3_bhv_ss
2009
# -- Loading entity fifo_generator_v3_3
2010
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2011
# -- Loading package standard
2012
# -- Loading package std_logic_1164
2013
# -- Loading package std_logic_arith
2014
# -- Loading package std_logic_unsigned
2015
# -- Loading package vcomponents
2016
# -- Loading package usb_tmc_ip_defs
2017
# -- Compiling package usb_tmc_cmp
2018
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2019
# -- Loading package standard
2020
# -- Loading package std_logic_1164
2021
# -- Loading package std_logic_arith
2022
# -- Loading package std_logic_unsigned
2023
# -- Loading package vcomponents
2024
# -- Loading package usb_tmc_ip_defs
2025
# -- Compiling entity usb_tmc_ip_loopback
2026
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2027
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2028
# -- Loading package standard
2029
# -- Loading package std_logic_1164
2030
# -- Loading package std_logic_arith
2031
# -- Loading package std_logic_unsigned
2032
# -- Loading package vcomponents
2033
# -- Loading package usb_tmc_ip_defs
2034
# -- Loading package usb_tmc_cmp
2035
# -- Compiling entity usb_tmc_ip
2036
# -- Compiling architecture top_core of usb_tmc_ip
2037
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2038
# -- Loading package standard
2039
# -- Loading package std_logic_1164
2040
# -- Loading package std_logic_arith
2041
# -- Loading package vcomponents
2042
# -- Loading package std_logic_unsigned
2043
# -- Loading package usb_tmc_ip_defs
2044
# -- Loading package usb_tmc_cmp
2045
# -- Compiling entity usb_tmc_ip_tb
2046
# -- Compiling architecture simulation of usb_tmc_ip_tb
2047
# vsim -lib work -t 1ns USB_TMC_IP_tb
2048
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2049
# Loading std.standard
2050
# Loading ieee.std_logic_1164(body)
2051
# Loading ieee.std_logic_arith(body)
2052
# Loading unisim.vcomponents
2053
# Loading ieee.std_logic_unsigned(body)
2054
# Loading work.usb_tmc_ip_defs
2055
# Loading work.usb_tmc_cmp
2056
# Loading work.usb_tmc_ip_tb(simulation)#1
2057
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2058
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2059
# Loading std.textio(body)
2060
# Loading xilinxcorelib.iputils_conv(body)
2061
# Loading xilinxcorelib.iputils_misc(body)
2062
# Loading work.usb_tmc_ip(top_core)#1
2063
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2064
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2065
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2066
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2067
# Loading work.gpif_com(com_core)#1
2068
# .main_pane.wave.interior.cs.body.pw.wf
2069
# .main_pane.structure.interior.cs.body.struct
2070
# .main_pane.objects.interior.cs.body
2071
# ** Note: system ready to start
2072
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2073
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2074
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2075
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2076
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2077
# ** Note: system reset
2078
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2079
# ** Note: Simulation started
2080
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2081
# ** Note: system reset
2082
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2083
# ** Note: DATA written
2084
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2085
# ** Note: <<< End of simulation >>>
2086
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2087
# ** Note: Simulation started
2088
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2089
# ** Note: DATA written
2090
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2091
# ** Note: <<< End of simulation >>>
2092
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2093
# ** Note: Simulation started
2094
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
2095
do {USB_TMC_IP_tb.fdo}
2096
# ** Warning: (vlib-34) Library already exists at "work".
2097
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2098
# -- Loading package standard
2099
# -- Loading package std_logic_1164
2100
# -- Loading package std_logic_arith
2101
# -- Loading package std_logic_unsigned
2102
# -- Loading package vcomponents
2103
# -- Compiling package usb_tmc_ip_defs
2104
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2105
# -- Loading package standard
2106
# -- Loading package std_logic_1164
2107
# -- Loading package std_logic_arith
2108
# -- Loading package std_logic_unsigned
2109
# -- Loading package vcomponents
2110
# -- Loading package usb_tmc_ip_defs
2111
# -- Compiling entity gpif_com
2112
# -- Compiling architecture com_core of gpif_com
2113
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2114
# -- Loading package standard
2115
# -- Loading package std_logic_1164
2116
# -- Compiling entity fifo_x2u_2c_1024b
2117
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2118
# -- Loading package iputils_std_logic_arith
2119
# -- Loading package iputils_std_logic_unsigned
2120
# -- Loading package textio
2121
# -- Loading package iputils_conv
2122
# -- Loading package iputils_misc
2123
# -- Loading entity fifo_generator_v3_3_bhv_as
2124
# -- Loading entity fifo_generator_v3_3_bhv_ss
2125
# -- Loading entity fifo_generator_v3_3
2126
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2127
# -- Loading package standard
2128
# -- Loading package std_logic_1164
2129
# -- Compiling entity fifo_u2x_2c_1024b
2130
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2131
# -- Loading package iputils_std_logic_arith
2132
# -- Loading package iputils_std_logic_unsigned
2133
# -- Loading package textio
2134
# -- Loading package iputils_conv
2135
# -- Loading package iputils_misc
2136
# -- Loading entity fifo_generator_v3_3_bhv_as
2137
# -- Loading entity fifo_generator_v3_3_bhv_ss
2138
# -- Loading entity fifo_generator_v3_3
2139
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2140
# -- Loading package standard
2141
# -- Loading package std_logic_1164
2142
# -- Loading package std_logic_arith
2143
# -- Loading package std_logic_unsigned
2144
# -- Loading package vcomponents
2145
# -- Loading package usb_tmc_ip_defs
2146
# -- Compiling package usb_tmc_cmp
2147
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2148
# -- Loading package standard
2149
# -- Loading package std_logic_1164
2150
# -- Loading package std_logic_arith
2151
# -- Loading package std_logic_unsigned
2152
# -- Loading package vcomponents
2153
# -- Loading package usb_tmc_ip_defs
2154
# -- Compiling entity usb_tmc_ip_loopback
2155
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2156
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2157
# -- Loading package standard
2158
# -- Loading package std_logic_1164
2159
# -- Loading package std_logic_arith
2160
# -- Loading package std_logic_unsigned
2161
# -- Loading package vcomponents
2162
# -- Loading package usb_tmc_ip_defs
2163
# -- Loading package usb_tmc_cmp
2164
# -- Compiling entity usb_tmc_ip
2165
# -- Compiling architecture top_core of usb_tmc_ip
2166
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2167
# -- Loading package standard
2168
# -- Loading package std_logic_1164
2169
# -- Loading package std_logic_arith
2170
# -- Loading package vcomponents
2171
# -- Loading package std_logic_unsigned
2172
# -- Loading package usb_tmc_ip_defs
2173
# -- Loading package usb_tmc_cmp
2174
# -- Compiling entity usb_tmc_ip_tb
2175
# -- Compiling architecture simulation of usb_tmc_ip_tb
2176
# vsim -lib work -t 1ns USB_TMC_IP_tb
2177
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2178
# Loading std.standard
2179
# Loading ieee.std_logic_1164(body)
2180
# Loading ieee.std_logic_arith(body)
2181
# Loading unisim.vcomponents
2182
# Loading ieee.std_logic_unsigned(body)
2183
# Loading work.usb_tmc_ip_defs
2184
# Loading work.usb_tmc_cmp
2185
# Loading work.usb_tmc_ip_tb(simulation)#1
2186
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2187
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2188
# Loading std.textio(body)
2189
# Loading xilinxcorelib.iputils_conv(body)
2190
# Loading xilinxcorelib.iputils_misc(body)
2191
# Loading work.usb_tmc_ip(top_core)#1
2192
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2193
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2194
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2195
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2196
# Loading work.gpif_com(com_core)#1
2197
# .main_pane.wave.interior.cs.body.pw.wf
2198
# .main_pane.structure.interior.cs.body.struct
2199
# .main_pane.objects.interior.cs.body
2200
# ** Note: system ready to start
2201
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2202
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2203
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2204
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2205
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2206
# ** Note: system reset
2207
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2208
# ** Note: Simulation started
2209
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2210
# ** Note: system reset
2211
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2212
# ** Note: DATA written
2213
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2214
# ** Note: <<< End of simulation >>>
2215
#    Time: 1130 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2216
# ** Note: Simulation started
2217
#    Time: 1140 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2218
# ** Note: DATA written
2219
#    Time: 1530 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2220
do {USB_TMC_IP_tb.fdo}
2221
# ** Warning: (vlib-34) Library already exists at "work".
2222
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2223
# -- Loading package standard
2224
# -- Loading package std_logic_1164
2225
# -- Loading package std_logic_arith
2226
# -- Loading package std_logic_unsigned
2227
# -- Loading package vcomponents
2228
# -- Compiling package usb_tmc_ip_defs
2229
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2230
# -- Loading package standard
2231
# -- Loading package std_logic_1164
2232
# -- Loading package std_logic_arith
2233
# -- Loading package std_logic_unsigned
2234
# -- Loading package vcomponents
2235
# -- Loading package usb_tmc_ip_defs
2236
# -- Compiling entity gpif_com
2237
# -- Compiling architecture com_core of gpif_com
2238
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2239
# -- Loading package standard
2240
# -- Loading package std_logic_1164
2241
# -- Compiling entity fifo_x2u_2c_1024b
2242
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2243
# -- Loading package iputils_std_logic_arith
2244
# -- Loading package iputils_std_logic_unsigned
2245
# -- Loading package textio
2246
# -- Loading package iputils_conv
2247
# -- Loading package iputils_misc
2248
# -- Loading entity fifo_generator_v3_3_bhv_as
2249
# -- Loading entity fifo_generator_v3_3_bhv_ss
2250
# -- Loading entity fifo_generator_v3_3
2251
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2252
# -- Loading package standard
2253
# -- Loading package std_logic_1164
2254
# -- Compiling entity fifo_u2x_2c_1024b
2255
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2256
# -- Loading package iputils_std_logic_arith
2257
# -- Loading package iputils_std_logic_unsigned
2258
# -- Loading package textio
2259
# -- Loading package iputils_conv
2260
# -- Loading package iputils_misc
2261
# -- Loading entity fifo_generator_v3_3_bhv_as
2262
# -- Loading entity fifo_generator_v3_3_bhv_ss
2263
# -- Loading entity fifo_generator_v3_3
2264
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2265
# -- Loading package standard
2266
# -- Loading package std_logic_1164
2267
# -- Loading package std_logic_arith
2268
# -- Loading package std_logic_unsigned
2269
# -- Loading package vcomponents
2270
# -- Loading package usb_tmc_ip_defs
2271
# -- Compiling package usb_tmc_cmp
2272
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2273
# -- Loading package standard
2274
# -- Loading package std_logic_1164
2275
# -- Loading package std_logic_arith
2276
# -- Loading package std_logic_unsigned
2277
# -- Loading package vcomponents
2278
# -- Loading package usb_tmc_ip_defs
2279
# -- Compiling entity usb_tmc_ip_loopback
2280
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2281
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2282
# -- Loading package standard
2283
# -- Loading package std_logic_1164
2284
# -- Loading package std_logic_arith
2285
# -- Loading package std_logic_unsigned
2286
# -- Loading package vcomponents
2287
# -- Loading package usb_tmc_ip_defs
2288
# -- Loading package usb_tmc_cmp
2289
# -- Compiling entity usb_tmc_ip
2290
# -- Compiling architecture top_core of usb_tmc_ip
2291
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2292
# -- Loading package standard
2293
# -- Loading package std_logic_1164
2294
# -- Loading package std_logic_arith
2295
# -- Loading package vcomponents
2296
# -- Loading package std_logic_unsigned
2297
# -- Loading package usb_tmc_ip_defs
2298
# -- Loading package usb_tmc_cmp
2299
# -- Compiling entity usb_tmc_ip_tb
2300
# -- Compiling architecture simulation of usb_tmc_ip_tb
2301
# vsim -lib work -t 1ns USB_TMC_IP_tb
2302
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2303
# Loading std.standard
2304
# Loading ieee.std_logic_1164(body)
2305
# Loading ieee.std_logic_arith(body)
2306
# Loading unisim.vcomponents
2307
# Loading ieee.std_logic_unsigned(body)
2308
# Loading work.usb_tmc_ip_defs
2309
# Loading work.usb_tmc_cmp
2310
# Loading work.usb_tmc_ip_tb(simulation)#1
2311
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2312
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2313
# Loading std.textio(body)
2314
# Loading xilinxcorelib.iputils_conv(body)
2315
# Loading xilinxcorelib.iputils_misc(body)
2316
# Loading work.usb_tmc_ip(top_core)#1
2317
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2318
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2319
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2320
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2321
# Loading work.gpif_com(com_core)#1
2322
# .main_pane.wave.interior.cs.body.pw.wf
2323
# .main_pane.structure.interior.cs.body.struct
2324
# .main_pane.objects.interior.cs.body
2325
# ** Note: system ready to start
2326
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2327
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2328
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2329
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2330
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2331
# ** Note: system reset
2332
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2333
# ** Note: Simulation started
2334
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2335
# ** Note: system reset
2336
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2337
# ** Note: DATA written
2338
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2339
# ** Note: <<< End of simulation >>>
2340
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2341
# ** Note: Simulation started
2342
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2343
# ** Note: DATA written
2344
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2345
# ** Note: <<< End of simulation >>>
2346
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2347
# ** Note: Simulation started
2348
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
2349
do {USB_TMC_IP_tb.fdo}
2350
# ** Warning: (vlib-34) Library already exists at "work".
2351
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2352
# -- Loading package standard
2353
# -- Loading package std_logic_1164
2354
# -- Loading package std_logic_arith
2355
# -- Loading package std_logic_unsigned
2356
# -- Loading package vcomponents
2357
# -- Compiling package usb_tmc_ip_defs
2358
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2359
# -- Loading package standard
2360
# -- Loading package std_logic_1164
2361
# -- Loading package std_logic_arith
2362
# -- Loading package std_logic_unsigned
2363
# -- Loading package vcomponents
2364
# -- Loading package usb_tmc_ip_defs
2365
# -- Compiling entity gpif_com
2366
# -- Compiling architecture com_core of gpif_com
2367
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2368
# -- Loading package standard
2369
# -- Loading package std_logic_1164
2370
# -- Compiling entity fifo_x2u_2c_1024b
2371
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2372
# -- Loading package iputils_std_logic_arith
2373
# -- Loading package iputils_std_logic_unsigned
2374
# -- Loading package textio
2375
# -- Loading package iputils_conv
2376
# -- Loading package iputils_misc
2377
# -- Loading entity fifo_generator_v3_3_bhv_as
2378
# -- Loading entity fifo_generator_v3_3_bhv_ss
2379
# -- Loading entity fifo_generator_v3_3
2380
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2381
# -- Loading package standard
2382
# -- Loading package std_logic_1164
2383
# -- Compiling entity fifo_u2x_2c_1024b
2384
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2385
# -- Loading package iputils_std_logic_arith
2386
# -- Loading package iputils_std_logic_unsigned
2387
# -- Loading package textio
2388
# -- Loading package iputils_conv
2389
# -- Loading package iputils_misc
2390
# -- Loading entity fifo_generator_v3_3_bhv_as
2391
# -- Loading entity fifo_generator_v3_3_bhv_ss
2392
# -- Loading entity fifo_generator_v3_3
2393
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2394
# -- Loading package standard
2395
# -- Loading package std_logic_1164
2396
# -- Loading package std_logic_arith
2397
# -- Loading package std_logic_unsigned
2398
# -- Loading package vcomponents
2399
# -- Loading package usb_tmc_ip_defs
2400
# -- Compiling package usb_tmc_cmp
2401
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2402
# -- Loading package standard
2403
# -- Loading package std_logic_1164
2404
# -- Loading package std_logic_arith
2405
# -- Loading package std_logic_unsigned
2406
# -- Loading package vcomponents
2407
# -- Loading package usb_tmc_ip_defs
2408
# -- Compiling entity usb_tmc_ip_loopback
2409
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2410
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2411
# -- Loading package standard
2412
# -- Loading package std_logic_1164
2413
# -- Loading package std_logic_arith
2414
# -- Loading package std_logic_unsigned
2415
# -- Loading package vcomponents
2416
# -- Loading package usb_tmc_ip_defs
2417
# -- Loading package usb_tmc_cmp
2418
# -- Compiling entity usb_tmc_ip
2419
# -- Compiling architecture top_core of usb_tmc_ip
2420
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2421
# -- Loading package standard
2422
# -- Loading package std_logic_1164
2423
# -- Loading package std_logic_arith
2424
# -- Loading package vcomponents
2425
# -- Loading package std_logic_unsigned
2426
# -- Loading package usb_tmc_ip_defs
2427
# -- Loading package usb_tmc_cmp
2428
# -- Compiling entity usb_tmc_ip_tb
2429
# -- Compiling architecture simulation of usb_tmc_ip_tb
2430
# vsim -lib work -t 1ns USB_TMC_IP_tb
2431
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2432
# Loading std.standard
2433
# Loading ieee.std_logic_1164(body)
2434
# Loading ieee.std_logic_arith(body)
2435
# Loading unisim.vcomponents
2436
# Loading ieee.std_logic_unsigned(body)
2437
# Loading work.usb_tmc_ip_defs
2438
# Loading work.usb_tmc_cmp
2439
# Loading work.usb_tmc_ip_tb(simulation)#1
2440
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2441
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2442
# Loading std.textio(body)
2443
# Loading xilinxcorelib.iputils_conv(body)
2444
# Loading xilinxcorelib.iputils_misc(body)
2445
# Loading work.usb_tmc_ip(top_core)#1
2446
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2447
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2448
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2449
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2450
# Loading work.gpif_com(com_core)#1
2451
# .main_pane.wave.interior.cs.body.pw.wf
2452
# .main_pane.structure.interior.cs.body.struct
2453
# .main_pane.objects.interior.cs.body
2454
# ** Note: system ready to start
2455
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2456
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2457
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2458
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2459
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2460
# ** Note: system reset
2461
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2462
# ** Note: Simulation started
2463
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2464
# ** Note: system reset
2465
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2466
# ** Note: DATA written
2467
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2468
# ** Note: <<< End of simulation >>>
2469
#    Time: 1130 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2470
# ** Note: Simulation started
2471
#    Time: 1140 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2472
# ** Note: DATA written
2473
#    Time: 1530 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2474
do {USB_TMC_IP_tb.fdo}
2475
# ** Warning: (vlib-34) Library already exists at "work".
2476
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2477
# -- Loading package standard
2478
# -- Loading package std_logic_1164
2479
# -- Loading package std_logic_arith
2480
# -- Loading package std_logic_unsigned
2481
# -- Loading package vcomponents
2482
# -- Compiling package usb_tmc_ip_defs
2483
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2484
# -- Loading package standard
2485
# -- Loading package std_logic_1164
2486
# -- Loading package std_logic_arith
2487
# -- Loading package std_logic_unsigned
2488
# -- Loading package vcomponents
2489
# -- Loading package usb_tmc_ip_defs
2490
# -- Compiling entity gpif_com
2491
# -- Compiling architecture com_core of gpif_com
2492
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2493
# -- Loading package standard
2494
# -- Loading package std_logic_1164
2495
# -- Compiling entity fifo_x2u_2c_1024b
2496
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2497
# -- Loading package iputils_std_logic_arith
2498
# -- Loading package iputils_std_logic_unsigned
2499
# -- Loading package textio
2500
# -- Loading package iputils_conv
2501
# -- Loading package iputils_misc
2502
# -- Loading entity fifo_generator_v3_3_bhv_as
2503
# -- Loading entity fifo_generator_v3_3_bhv_ss
2504
# -- Loading entity fifo_generator_v3_3
2505
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2506
# -- Loading package standard
2507
# -- Loading package std_logic_1164
2508
# -- Compiling entity fifo_u2x_2c_1024b
2509
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2510
# -- Loading package iputils_std_logic_arith
2511
# -- Loading package iputils_std_logic_unsigned
2512
# -- Loading package textio
2513
# -- Loading package iputils_conv
2514
# -- Loading package iputils_misc
2515
# -- Loading entity fifo_generator_v3_3_bhv_as
2516
# -- Loading entity fifo_generator_v3_3_bhv_ss
2517
# -- Loading entity fifo_generator_v3_3
2518
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2519
# -- Loading package standard
2520
# -- Loading package std_logic_1164
2521
# -- Loading package std_logic_arith
2522
# -- Loading package std_logic_unsigned
2523
# -- Loading package vcomponents
2524
# -- Loading package usb_tmc_ip_defs
2525
# -- Compiling package usb_tmc_cmp
2526
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2527
# -- Loading package standard
2528
# -- Loading package std_logic_1164
2529
# -- Loading package std_logic_arith
2530
# -- Loading package std_logic_unsigned
2531
# -- Loading package vcomponents
2532
# -- Loading package usb_tmc_ip_defs
2533
# -- Compiling entity usb_tmc_ip_loopback
2534
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2535
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2536
# -- Loading package standard
2537
# -- Loading package std_logic_1164
2538
# -- Loading package std_logic_arith
2539
# -- Loading package std_logic_unsigned
2540
# -- Loading package vcomponents
2541
# -- Loading package usb_tmc_ip_defs
2542
# -- Loading package usb_tmc_cmp
2543
# -- Compiling entity usb_tmc_ip
2544
# -- Compiling architecture top_core of usb_tmc_ip
2545
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2546
# -- Loading package standard
2547
# -- Loading package std_logic_1164
2548
# -- Loading package std_logic_arith
2549
# -- Loading package vcomponents
2550
# -- Loading package std_logic_unsigned
2551
# -- Loading package usb_tmc_ip_defs
2552
# -- Loading package usb_tmc_cmp
2553
# -- Compiling entity usb_tmc_ip_tb
2554
# -- Compiling architecture simulation of usb_tmc_ip_tb
2555
# vsim -lib work -t 1ns USB_TMC_IP_tb
2556
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2557
# Loading std.standard
2558
# Loading ieee.std_logic_1164(body)
2559
# Loading ieee.std_logic_arith(body)
2560
# Loading unisim.vcomponents
2561
# Loading ieee.std_logic_unsigned(body)
2562
# Loading work.usb_tmc_ip_defs
2563
# Loading work.usb_tmc_cmp
2564
# Loading work.usb_tmc_ip_tb(simulation)#1
2565
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2566
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2567
# Loading std.textio(body)
2568
# Loading xilinxcorelib.iputils_conv(body)
2569
# Loading xilinxcorelib.iputils_misc(body)
2570
# Loading work.usb_tmc_ip(top_core)#1
2571
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2572
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2573
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2574
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2575
# Loading work.gpif_com(com_core)#1
2576
# .main_pane.wave.interior.cs.body.pw.wf
2577
# .main_pane.structure.interior.cs.body.struct
2578
# .main_pane.objects.interior.cs.body
2579
# ** Note: system ready to start
2580
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2581
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2582
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2583
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2584
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2585
# ** Note: system reset
2586
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2587
# ** Note: Simulation started
2588
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2589
# ** Note: system reset
2590
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2591
# ** Note: DATA written
2592
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2593
# ** Note: <<< End of simulation >>>
2594
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2595
# ** Note: Simulation started
2596
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2597
# ** Note: DATA written
2598
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2599
# ** Note: <<< End of simulation >>>
2600
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2601
# ** Note: Simulation started
2602
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
2603
do {USB_TMC_IP_tb.fdo}
2604
# ** Warning: (vlib-34) Library already exists at "work".
2605
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2606
# -- Loading package standard
2607
# -- Loading package std_logic_1164
2608
# -- Loading package std_logic_arith
2609
# -- Loading package std_logic_unsigned
2610
# -- Loading package vcomponents
2611
# -- Compiling package usb_tmc_ip_defs
2612
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2613
# -- Loading package standard
2614
# -- Loading package std_logic_1164
2615
# -- Loading package std_logic_arith
2616
# -- Loading package std_logic_unsigned
2617
# -- Loading package vcomponents
2618
# -- Loading package usb_tmc_ip_defs
2619
# -- Compiling entity gpif_com
2620
# -- Compiling architecture com_core of gpif_com
2621
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2622
# -- Loading package standard
2623
# -- Loading package std_logic_1164
2624
# -- Compiling entity fifo_x2u_2c_1024b
2625
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2626
# -- Loading package iputils_std_logic_arith
2627
# -- Loading package iputils_std_logic_unsigned
2628
# -- Loading package textio
2629
# -- Loading package iputils_conv
2630
# -- Loading package iputils_misc
2631
# -- Loading entity fifo_generator_v3_3_bhv_as
2632
# -- Loading entity fifo_generator_v3_3_bhv_ss
2633
# -- Loading entity fifo_generator_v3_3
2634
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2635
# -- Loading package standard
2636
# -- Loading package std_logic_1164
2637
# -- Compiling entity fifo_u2x_2c_1024b
2638
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2639
# -- Loading package iputils_std_logic_arith
2640
# -- Loading package iputils_std_logic_unsigned
2641
# -- Loading package textio
2642
# -- Loading package iputils_conv
2643
# -- Loading package iputils_misc
2644
# -- Loading entity fifo_generator_v3_3_bhv_as
2645
# -- Loading entity fifo_generator_v3_3_bhv_ss
2646
# -- Loading entity fifo_generator_v3_3
2647
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2648
# -- Loading package standard
2649
# -- Loading package std_logic_1164
2650
# -- Loading package std_logic_arith
2651
# -- Loading package std_logic_unsigned
2652
# -- Loading package vcomponents
2653
# -- Loading package usb_tmc_ip_defs
2654
# -- Compiling package usb_tmc_cmp
2655
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2656
# -- Loading package standard
2657
# -- Loading package std_logic_1164
2658
# -- Loading package std_logic_arith
2659
# -- Loading package std_logic_unsigned
2660
# -- Loading package vcomponents
2661
# -- Loading package usb_tmc_ip_defs
2662
# -- Compiling entity usb_tmc_ip_loopback
2663
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2664
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2665
# -- Loading package standard
2666
# -- Loading package std_logic_1164
2667
# -- Loading package std_logic_arith
2668
# -- Loading package std_logic_unsigned
2669
# -- Loading package vcomponents
2670
# -- Loading package usb_tmc_ip_defs
2671
# -- Loading package usb_tmc_cmp
2672
# -- Compiling entity usb_tmc_ip
2673
# -- Compiling architecture top_core of usb_tmc_ip
2674
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2675
# -- Loading package standard
2676
# -- Loading package std_logic_1164
2677
# -- Loading package std_logic_arith
2678
# -- Loading package vcomponents
2679
# -- Loading package std_logic_unsigned
2680
# -- Loading package usb_tmc_ip_defs
2681
# -- Loading package usb_tmc_cmp
2682
# -- Compiling entity usb_tmc_ip_tb
2683
# -- Compiling architecture simulation of usb_tmc_ip_tb
2684
# vsim -lib work -t 1ns USB_TMC_IP_tb
2685
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2686
# Loading std.standard
2687
# Loading ieee.std_logic_1164(body)
2688
# Loading ieee.std_logic_arith(body)
2689
# Loading unisim.vcomponents
2690
# Loading ieee.std_logic_unsigned(body)
2691
# Loading work.usb_tmc_ip_defs
2692
# Loading work.usb_tmc_cmp
2693
# Loading work.usb_tmc_ip_tb(simulation)#1
2694
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2695
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2696
# Loading std.textio(body)
2697
# Loading xilinxcorelib.iputils_conv(body)
2698
# Loading xilinxcorelib.iputils_misc(body)
2699
# Loading work.usb_tmc_ip(top_core)#1
2700
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2701
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2702
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2703
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2704
# Loading work.gpif_com(com_core)#1
2705
# .main_pane.wave.interior.cs.body.pw.wf
2706
# .main_pane.structure.interior.cs.body.struct
2707
# .main_pane.objects.interior.cs.body
2708
# ** Note: system ready to start
2709
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2710
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2711
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2712
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2713
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2714
# ** Note: system reset
2715
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2716
# ** Note: Simulation started
2717
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2718
# ** Note: system reset
2719
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2720
# ** Note: DATA written
2721
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2722
# ** Note: <<< End of simulation >>>
2723
#    Time: 1130 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2724
# ** Note: Simulation started
2725
#    Time: 1140 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2726
# ** Note: DATA written
2727
#    Time: 1530 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2728
do {USB_TMC_IP_tb.fdo}
2729
# ** Warning: (vlib-34) Library already exists at "work".
2730
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2731
# -- Loading package standard
2732
# -- Loading package std_logic_1164
2733
# -- Loading package std_logic_arith
2734
# -- Loading package std_logic_unsigned
2735
# -- Loading package vcomponents
2736
# -- Compiling package usb_tmc_ip_defs
2737
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2738
# -- Loading package standard
2739
# -- Loading package std_logic_1164
2740
# -- Loading package std_logic_arith
2741
# -- Loading package std_logic_unsigned
2742
# -- Loading package vcomponents
2743
# -- Loading package usb_tmc_ip_defs
2744
# -- Compiling entity gpif_com
2745
# -- Compiling architecture com_core of gpif_com
2746
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2747
# -- Loading package standard
2748
# -- Loading package std_logic_1164
2749
# -- Compiling entity fifo_x2u_2c_1024b
2750
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2751
# -- Loading package iputils_std_logic_arith
2752
# -- Loading package iputils_std_logic_unsigned
2753
# -- Loading package textio
2754
# -- Loading package iputils_conv
2755
# -- Loading package iputils_misc
2756
# -- Loading entity fifo_generator_v3_3_bhv_as
2757
# -- Loading entity fifo_generator_v3_3_bhv_ss
2758
# -- Loading entity fifo_generator_v3_3
2759
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2760
# -- Loading package standard
2761
# -- Loading package std_logic_1164
2762
# -- Compiling entity fifo_u2x_2c_1024b
2763
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2764
# -- Loading package iputils_std_logic_arith
2765
# -- Loading package iputils_std_logic_unsigned
2766
# -- Loading package textio
2767
# -- Loading package iputils_conv
2768
# -- Loading package iputils_misc
2769
# -- Loading entity fifo_generator_v3_3_bhv_as
2770
# -- Loading entity fifo_generator_v3_3_bhv_ss
2771
# -- Loading entity fifo_generator_v3_3
2772
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2773
# -- Loading package standard
2774
# -- Loading package std_logic_1164
2775
# -- Loading package std_logic_arith
2776
# -- Loading package std_logic_unsigned
2777
# -- Loading package vcomponents
2778
# -- Loading package usb_tmc_ip_defs
2779
# -- Compiling package usb_tmc_cmp
2780
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2781
# -- Loading package standard
2782
# -- Loading package std_logic_1164
2783
# -- Loading package std_logic_arith
2784
# -- Loading package std_logic_unsigned
2785
# -- Loading package vcomponents
2786
# -- Loading package usb_tmc_ip_defs
2787
# -- Compiling entity usb_tmc_ip_loopback
2788
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2789
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2790
# -- Loading package standard
2791
# -- Loading package std_logic_1164
2792
# -- Loading package std_logic_arith
2793
# -- Loading package std_logic_unsigned
2794
# -- Loading package vcomponents
2795
# -- Loading package usb_tmc_ip_defs
2796
# -- Loading package usb_tmc_cmp
2797
# -- Compiling entity usb_tmc_ip
2798
# -- Compiling architecture top_core of usb_tmc_ip
2799
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2800
# -- Loading package standard
2801
# -- Loading package std_logic_1164
2802
# -- Loading package std_logic_arith
2803
# -- Loading package vcomponents
2804
# -- Loading package std_logic_unsigned
2805
# -- Loading package usb_tmc_ip_defs
2806
# -- Loading package usb_tmc_cmp
2807
# -- Compiling entity usb_tmc_ip_tb
2808
# -- Compiling architecture simulation of usb_tmc_ip_tb
2809
# vsim -lib work -t 1ns USB_TMC_IP_tb
2810
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2811
# Loading std.standard
2812
# Loading ieee.std_logic_1164(body)
2813
# Loading ieee.std_logic_arith(body)
2814
# Loading unisim.vcomponents
2815
# Loading ieee.std_logic_unsigned(body)
2816
# Loading work.usb_tmc_ip_defs
2817
# Loading work.usb_tmc_cmp
2818
# Loading work.usb_tmc_ip_tb(simulation)#1
2819
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2820
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2821
# Loading std.textio(body)
2822
# Loading xilinxcorelib.iputils_conv(body)
2823
# Loading xilinxcorelib.iputils_misc(body)
2824
# Loading work.usb_tmc_ip(top_core)#1
2825
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2826
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2827
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2828
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2829
# Loading work.gpif_com(com_core)#1
2830
# .main_pane.wave.interior.cs.body.pw.wf
2831
# .main_pane.structure.interior.cs.body.struct
2832
# .main_pane.objects.interior.cs.body
2833
# ** Note: system ready to start
2834
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2835
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2836
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2837
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2838
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2839
# ** Note: system reset
2840
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2841
# ** Note: Simulation started
2842
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2843
# ** Note: system reset
2844
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2845
# ** Note: DATA written
2846
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2847
# ** Note: <<< End of simulation >>>
2848
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2849
# ** Note: Simulation started
2850
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2851
# ** Note: DATA written
2852
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2853
# ** Note: <<< End of simulation >>>
2854
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2855
# ** Note: Simulation started
2856
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
2857
do {USB_TMC_IP_tb.fdo}
2858
# ** Warning: (vlib-34) Library already exists at "work".
2859
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2860
# -- Loading package standard
2861
# -- Loading package std_logic_1164
2862
# -- Loading package std_logic_arith
2863
# -- Loading package std_logic_unsigned
2864
# -- Loading package vcomponents
2865
# -- Compiling package usb_tmc_ip_defs
2866
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2867
# -- Loading package standard
2868
# -- Loading package std_logic_1164
2869
# -- Loading package std_logic_arith
2870
# -- Loading package std_logic_unsigned
2871
# -- Loading package vcomponents
2872
# -- Loading package usb_tmc_ip_defs
2873
# -- Compiling entity gpif_com
2874
# -- Compiling architecture com_core of gpif_com
2875
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2876
# -- Loading package standard
2877
# -- Loading package std_logic_1164
2878
# -- Compiling entity fifo_x2u_2c_1024b
2879
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
2880
# -- Loading package iputils_std_logic_arith
2881
# -- Loading package iputils_std_logic_unsigned
2882
# -- Loading package textio
2883
# -- Loading package iputils_conv
2884
# -- Loading package iputils_misc
2885
# -- Loading entity fifo_generator_v3_3_bhv_as
2886
# -- Loading entity fifo_generator_v3_3_bhv_ss
2887
# -- Loading entity fifo_generator_v3_3
2888
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2889
# -- Loading package standard
2890
# -- Loading package std_logic_1164
2891
# -- Compiling entity fifo_u2x_2c_1024b
2892
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
2893
# -- Loading package iputils_std_logic_arith
2894
# -- Loading package iputils_std_logic_unsigned
2895
# -- Loading package textio
2896
# -- Loading package iputils_conv
2897
# -- Loading package iputils_misc
2898
# -- Loading entity fifo_generator_v3_3_bhv_as
2899
# -- Loading entity fifo_generator_v3_3_bhv_ss
2900
# -- Loading entity fifo_generator_v3_3
2901
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2902
# -- Loading package standard
2903
# -- Loading package std_logic_1164
2904
# -- Loading package std_logic_arith
2905
# -- Loading package std_logic_unsigned
2906
# -- Loading package vcomponents
2907
# -- Loading package usb_tmc_ip_defs
2908
# -- Compiling package usb_tmc_cmp
2909
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2910
# -- Loading package standard
2911
# -- Loading package std_logic_1164
2912
# -- Loading package std_logic_arith
2913
# -- Loading package std_logic_unsigned
2914
# -- Loading package vcomponents
2915
# -- Loading package usb_tmc_ip_defs
2916
# -- Compiling entity usb_tmc_ip_loopback
2917
# -- Compiling architecture loopback of usb_tmc_ip_loopback
2918
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2919
# -- Loading package standard
2920
# -- Loading package std_logic_1164
2921
# -- Loading package std_logic_arith
2922
# -- Loading package std_logic_unsigned
2923
# -- Loading package vcomponents
2924
# -- Loading package usb_tmc_ip_defs
2925
# -- Loading package usb_tmc_cmp
2926
# -- Compiling entity usb_tmc_ip
2927
# -- Compiling architecture top_core of usb_tmc_ip
2928
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2929
# -- Loading package standard
2930
# -- Loading package std_logic_1164
2931
# -- Loading package std_logic_arith
2932
# -- Loading package vcomponents
2933
# -- Loading package std_logic_unsigned
2934
# -- Loading package usb_tmc_ip_defs
2935
# -- Loading package usb_tmc_cmp
2936
# -- Compiling entity usb_tmc_ip_tb
2937
# -- Compiling architecture simulation of usb_tmc_ip_tb
2938
# vsim -lib work -t 1ns USB_TMC_IP_tb
2939
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
2940
# Loading std.standard
2941
# Loading ieee.std_logic_1164(body)
2942
# Loading ieee.std_logic_arith(body)
2943
# Loading unisim.vcomponents
2944
# Loading ieee.std_logic_unsigned(body)
2945
# Loading work.usb_tmc_ip_defs
2946
# Loading work.usb_tmc_cmp
2947
# Loading work.usb_tmc_ip_tb(simulation)#1
2948
# Loading xilinxcorelib.iputils_std_logic_arith(body)
2949
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
2950
# Loading std.textio(body)
2951
# Loading xilinxcorelib.iputils_conv(body)
2952
# Loading xilinxcorelib.iputils_misc(body)
2953
# Loading work.usb_tmc_ip(top_core)#1
2954
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
2955
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
2956
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
2957
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
2958
# Loading work.gpif_com(com_core)#1
2959
# .main_pane.wave.interior.cs.body.pw.wf
2960
# .main_pane.structure.interior.cs.body.struct
2961
# .main_pane.objects.interior.cs.body
2962
# ** Note: system ready to start
2963
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2964
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2965
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
2966
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
2967
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
2968
# ** Note: system reset
2969
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2970
# ** Note: Simulation started
2971
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2972
# ** Note: system reset
2973
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2974
# ** Note: DATA written
2975
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2976
# ** Note: <<< End of simulation >>>
2977
#    Time: 1070 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2978
# ** Note: Simulation started
2979
#    Time: 1080 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2980
# ** Note: DATA written
2981
#    Time: 1470 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
2982
# ** Note: <<< End of simulation >>>
2983
#    Time: 1990 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
2984
# ** Note: Simulation started
2985
#    Time: 2 us  Iteration: 0  Instance: /usb_tmc_ip_tb
2986
do {USB_TMC_IP_tb.fdo}
2987
# ** Warning: (vlib-34) Library already exists at "work".
2988
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2989
# -- Loading package standard
2990
# -- Loading package std_logic_1164
2991
# -- Loading package std_logic_arith
2992
# -- Loading package std_logic_unsigned
2993
# -- Loading package vcomponents
2994
# -- Compiling package usb_tmc_ip_defs
2995
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
2996
# -- Loading package standard
2997
# -- Loading package std_logic_1164
2998
# -- Loading package std_logic_arith
2999
# -- Loading package std_logic_unsigned
3000
# -- Loading package vcomponents
3001
# -- Loading package usb_tmc_ip_defs
3002
# -- Compiling entity gpif_com
3003
# -- Compiling architecture com_core of gpif_com
3004
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3005
# -- Loading package standard
3006
# -- Loading package std_logic_1164
3007
# -- Compiling entity fifo_x2u_2c_1024b
3008
# -- Compiling architecture fifo_x2u_2c_1024b_a of fifo_x2u_2c_1024b
3009
# -- Loading package iputils_std_logic_arith
3010
# -- Loading package iputils_std_logic_unsigned
3011
# -- Loading package textio
3012
# -- Loading package iputils_conv
3013
# -- Loading package iputils_misc
3014
# -- Loading entity fifo_generator_v3_3_bhv_as
3015
# -- Loading entity fifo_generator_v3_3_bhv_ss
3016
# -- Loading entity fifo_generator_v3_3
3017
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3018
# -- Loading package standard
3019
# -- Loading package std_logic_1164
3020
# -- Compiling entity fifo_u2x_2c_1024b
3021
# -- Compiling architecture fifo_u2x_2c_1024b_a of fifo_u2x_2c_1024b
3022
# -- Loading package iputils_std_logic_arith
3023
# -- Loading package iputils_std_logic_unsigned
3024
# -- Loading package textio
3025
# -- Loading package iputils_conv
3026
# -- Loading package iputils_misc
3027
# -- Loading entity fifo_generator_v3_3_bhv_as
3028
# -- Loading entity fifo_generator_v3_3_bhv_ss
3029
# -- Loading entity fifo_generator_v3_3
3030
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3031
# -- Loading package standard
3032
# -- Loading package std_logic_1164
3033
# -- Loading package std_logic_arith
3034
# -- Loading package std_logic_unsigned
3035
# -- Loading package vcomponents
3036
# -- Loading package usb_tmc_ip_defs
3037
# -- Compiling package usb_tmc_cmp
3038
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3039
# -- Loading package standard
3040
# -- Loading package std_logic_1164
3041
# -- Loading package std_logic_arith
3042
# -- Loading package std_logic_unsigned
3043
# -- Loading package vcomponents
3044
# -- Loading package usb_tmc_ip_defs
3045
# -- Compiling entity usb_tmc_ip_loopback
3046
# -- Compiling architecture loopback of usb_tmc_ip_loopback
3047
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3048
# -- Loading package standard
3049
# -- Loading package std_logic_1164
3050
# -- Loading package std_logic_arith
3051
# -- Loading package std_logic_unsigned
3052
# -- Loading package vcomponents
3053
# -- Loading package usb_tmc_ip_defs
3054
# -- Loading package usb_tmc_cmp
3055
# -- Compiling entity usb_tmc_ip
3056
# -- Compiling architecture top_core of usb_tmc_ip
3057
# Model Technology ModelSim SE vcom 6.5a Compiler 2009.03 Mar 27 2009
3058
# -- Loading package standard
3059
# -- Loading package std_logic_1164
3060
# -- Loading package std_logic_arith
3061
# -- Loading package vcomponents
3062
# -- Loading package std_logic_unsigned
3063
# -- Loading package usb_tmc_ip_defs
3064
# -- Loading package usb_tmc_cmp
3065
# -- Compiling entity usb_tmc_ip_tb
3066
# -- Compiling architecture simulation of usb_tmc_ip_tb
3067
# vsim -lib work -t 1ns USB_TMC_IP_tb
3068
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
3069
# Loading std.standard
3070
# Loading ieee.std_logic_1164(body)
3071
# Loading ieee.std_logic_arith(body)
3072
# Loading unisim.vcomponents
3073
# Loading ieee.std_logic_unsigned(body)
3074
# Loading work.usb_tmc_ip_defs
3075
# Loading work.usb_tmc_cmp
3076
# Loading work.usb_tmc_ip_tb(simulation)#1
3077
# Loading xilinxcorelib.iputils_std_logic_arith(body)
3078
# Loading xilinxcorelib.iputils_std_logic_unsigned(body)
3079
# Loading std.textio(body)
3080
# Loading xilinxcorelib.iputils_conv(body)
3081
# Loading xilinxcorelib.iputils_misc(body)
3082
# Loading work.usb_tmc_ip(top_core)#1
3083
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#1
3084
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#1
3085
# Loading xilinxcorelib.fifo_generator_v3_3(behavioral)#2
3086
# Loading xilinxcorelib.fifo_generator_v3_3_bhv_as(behavioral)#2
3087
# Loading work.gpif_com(com_core)#1
3088
# .main_pane.wave.interior.cs.body.pw.wf
3089
# .main_pane.structure.interior.cs.body.struct
3090
# .main_pane.objects.interior.cs.body
3091
# ** Note: system ready to start
3092
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
3093
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
3094
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_out/u0
3095
# ** Note: Warning in %m at time %t: When using an asynchronous configuration for the FIFO Generator, the behavioral model is not cycle-accurate. You may wish to choose the structural simulation model instead of the behavioral model. This will ensure accurate behavior and latencies during simulation. You can enable this from CORE Generator by selecting Project -> Project Options -> Generation tab -> Structural Simulation. See the FIFO Generator User Guide for more information.
3096
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb/dut/f_in/u0
3097
# ** Note: system reset
3098
#    Time: 0 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
3099
# ** Note: Simulation started
3100
#    Time: 10 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
3101
# ** Note: system reset
3102
#    Time: 20 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
3103
# ** Note: DATA written
3104
#    Time: 590 ns  Iteration: 1  Instance: /usb_tmc_ip_tb
3105
# ** Note: <<< End of simulation >>>
3106
#    Time: 1170 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
3107
# ** Note: Simulation started
3108
#    Time: 1180 ns  Iteration: 0  Instance: /usb_tmc_ip_tb
3109
# ** Note: DATA written
3110
#    Time: 1570 ns  Iteration: 1  Instance: /usb_tmc_ip_tb

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.