OpenCores
URL https://opencores.org/ocsvn/graphicsaccelerator/graphicsaccelerator/trunk

Subversion Repositories graphicsaccelerator

[/] [graphicsaccelerator/] [trunk/] [VGA_Top_map.mrp] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 OmarMokhta
Release 13.1 Map O.40d (lin)
2
Xilinx Mapping Report File for Design 'VGA_Top'
3
 
4
Design Information
5
------------------
6
Command Line   : map -intstyle ise -p xc3s200-ft256-5 -cm area -ir off -pr off
7
-c 100 -o VGA_Top_map.ncd VGA_Top.ngd VGA_Top.pcf
8
Target Device  : xc3s200
9
Target Package : ft256
10
Target Speed   : -5
11
Mapper Version : spartan3 -- $Revision: 1.55 $
12
Mapped Date    : Tue May 17 19:21:57 2011
13
 
14
Design Summary
15
--------------
16
Number of errors:      0
17
Number of warnings:    0
18
Logic Utilization:
19
  Number of Slice Flip Flops:           237 out of   3,840    6%
20
  Number of 4 input LUTs:               852 out of   3,840   22%
21
Logic Distribution:
22
  Number of occupied Slices:            504 out of   1,920   26%
23
    Number of Slices containing only related logic:     504 out of     504 100%
24
    Number of Slices containing unrelated logic:          0 out of     504   0%
25
      *See NOTES below for an explanation of the effects of unrelated logic.
26
  Total Number of 4 input LUTs:         936 out of   3,840   24%
27
    Number used as logic:               852
28
    Number used as a route-thru:         84
29
 
30
  The Slice Logic Distribution report is not meaningful if the design is
31
  over-mapped for a non-slice resource or if Placement fails.
32
 
33
  Number of bonded IOBs:                 29 out of     173   16%
34
  Number of RAMB16s:                      6 out of      12   50%
35
  Number of BUFGMUXs:                     2 out of       8   25%
36
 
37
Average Fanout of Non-Clock Nets:                2.90
38
 
39
Peak Memory Usage:  140 MB
40
Total REAL time to MAP completion:  4 secs
41
Total CPU time to MAP completion:   3 secs
42
 
43
NOTES:
44
 
45
   Related logic is defined as being logic that shares connectivity - e.g. two
46
   LUTs are "related" if they share common inputs.  When assembling slices,
47
   Map gives priority to combine logic that is related.  Doing so results in
48
   the best timing performance.
49
 
50
   Unrelated logic shares no connectivity.  Map will only begin packing
51
   unrelated logic into a slice once 99% of the slices are occupied through
52
   related logic packing.
53
 
54
   Note that once logic distribution reaches the 99% level through related
55
   logic packing, this does not mean the device is completely utilized.
56
   Unrelated logic packing will then begin, continuing until all usable LUTs
57
   and FFs are occupied.  Depending on your timing budget, increased levels of
58
   unrelated logic packing may adversely affect the overall timing performance
59
   of your design.
60
 
61
Table of Contents
62
-----------------
63
Section 1 - Errors
64
Section 2 - Warnings
65
Section 3 - Informational
66
Section 4 - Removed Logic Summary
67
Section 5 - Removed Logic
68
Section 6 - IOB Properties
69
Section 7 - RPMs
70
Section 8 - Guide Report
71
Section 9 - Area Group and Partition Summary
72
Section 10 - Timing Report
73
Section 11 - Configuration String Information
74
Section 12 - Control Set Information
75
Section 13 - Utilization by Hierarchy
76
 
77
Section 1 - Errors
78
------------------
79
 
80
Section 2 - Warnings
81
--------------------
82
 
83
Section 3 - Informational
84
-------------------------
85
INFO:MapLib:562 - No environment variables are currently set.
86
INFO:LIT:244 - All of the single ended outputs in this design are using slew
87
   rate limited output drivers. The delay on speed critical single ended outputs
88
   can be dramatically reduced by designating them as fast outputs.
89
 
90
Section 4 - Removed Logic Summary
91
---------------------------------
92
   2 block(s) optimized away
93
 
94
Section 5 - Removed Logic
95
-------------------------
96
 
97
Optimized Block(s):
98
TYPE            BLOCK
99
GND             XST_GND
100
VCC             XST_VCC
101
 
102
To enable printing of redundant blocks removed and signals merged, set the
103
detailed map report option and rerun map.
104
 
105
Section 6 - IOB Properties
106
--------------------------
107
 
108
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
109
| IOB Name                           | Type             | Direction | IO Standard          | Diff  | Drive    | Slew | Reg (s)      | Resistor | IOB      |
110
|                                    |                  |           |                      | Term  | Strength | Rate |              |          | Delay    |
111
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
112
| B                                  | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
113
| Clk                                | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
114
| Enables<0>                         | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
115
| Enables<1>                         | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
116
| Enables<2>                         | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
117
| Enables<3>                         | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
118
| G                                  | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
119
| HS                                 | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
120
| LED                                | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
121
| MoveDown                           | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
122
| MoveLeft                           | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
123
| MoveP1                             | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
124
| MoveP2                             | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
125
| MoveRight                          | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
126
| MoveUp                             | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
127
| R                                  | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
128
| Segments<0>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
129
| Segments<1>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
130
| Segments<2>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
131
| Segments<3>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
132
| Segments<4>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
133
| Segments<5>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
134
| Segments<6>                        | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
135
| VS                                 | IOB              | OUTPUT    | LVCMOS25             |       | 12       | SLOW |              |          |          |
136
| button                             | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
137
| inColor<0>                         | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
138
| inColor<1>                         | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
139
| inColor<2>                         | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
140
| reset                              | IOB              | INPUT     | LVCMOS25             |       |          |      |              |          |          |
141
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
142
 
143
Section 7 - RPMs
144
----------------
145
 
146
Section 8 - Guide Report
147
------------------------
148
Guide not run on this design.
149
 
150
Section 9 - Area Group and Partition Summary
151
--------------------------------------------
152
 
153
Partition Implementation Status
154
-------------------------------
155
 
156
  No Partitions were found in this design.
157
 
158
-------------------------------
159
 
160
Area Group Information
161
----------------------
162
 
163
  No area groups were found in this design.
164
 
165
----------------------
166
 
167
Section 10 - Timing Report
168
--------------------------
169
This design was not run using timing mode.
170
 
171
Section 11 - Configuration String Details
172
-----------------------------------------
173
Use the "-detail" map option to print out Configuration Strings
174
 
175
Section 12 - Control Set Information
176
------------------------------------
177
No control set information for this architecture.
178
 
179
Section 13 - Utilization by Hierarchy
180
-------------------------------------
181
Use the "-detail" map option to print out the Utilization by Hierarchy section.

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.