OpenCores
URL https://opencores.org/ocsvn/hive/hive/trunk

Subversion Repositories hive

[/] [hive/] [trunk/] [v04.05/] [ep4ce6e22c8_demo_board.qsf] - Blame information for rev 10

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 ericw
# -------------------------------------------------------------------------- #
2
#
3
# Copyright (C) 1991-2011 Altera Corporation
4
# Your use of Altera Corporation's design tools, logic functions
5
# and other software and tools, and its AMPP partner logic
6
# functions, and any output files from any of the foregoing
7
# (including device programming or simulation files), and any
8
# associated documentation or information are expressly subject
9
# to the terms and conditions of the Altera Program License
10
# Subscription Agreement, Altera MegaCore Function License
11
# Agreement, or other applicable license agreement, including,
12
# without limitation, that your use is for the sole purpose of
13
# programming logic devices manufactured by Altera and sold by
14
# Altera or its authorized distributors.  Please refer to the
15
# applicable agreement for further details.
16
#
17
# -------------------------------------------------------------------------- #
18
#
19
# Quartus II
20
# Version 11.0 Build 157 04/27/2011 SJ Full Version
21
# Date created = 17:14:01  April 10, 2012
22
#
23
# -------------------------------------------------------------------------- #
24
#
25
# Notes:
26
#
27
# 1) The default values for assignments are stored in the file:
28
#               LED_4_assignment_defaults.qdf
29
#    If this file doesn't exist, see file:
30
#               assignment_defaults.qdf
31
#
32
# 2) Altera recommends that you do not modify this file. This
33
#    file is updated automatically by the Quartus II software
34
#    and any changes you make may be lost or overwritten.
35
#
36
# -------------------------------------------------------------------------- #
37
 
38
 
39
set_global_assignment -name FAMILY "Cyclone IV E"
40
set_global_assignment -name DEVICE EP4CE6E22C8
41
set_global_assignment -name TOP_LEVEL_ENTITY ep4ce6e22c8_demo_board
42
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 11.0
43
set_global_assignment -name PROJECT_CREATION_TIME_DATE "17:14:01  APRIL 10, 2012"
44
set_global_assignment -name LAST_QUARTUS_VERSION "10.1 SP1"
45
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
46
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
47
set_global_assignment -name DEVICE_FILTER_PIN_COUNT 144
48
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
49
set_global_assignment -name VERILOG_FILE ep4ce6e22c8_demo_board.v
50
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
51
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
52
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
53
set_global_assignment -name STRATIX_DEVICE_IO_STANDARD "3.3-V LVTTL"
54
set_location_assignment PIN_3 -to led_o[0]
55
set_location_assignment PIN_7 -to led_o[1]
56
set_location_assignment PIN_10 -to led_o[2]
57
set_location_assignment PIN_11 -to led_o[3]
58
set_location_assignment PIN_23 -to clk_50m_i
59
set_location_assignment PIN_125 -to rstn_i
60
set_global_assignment -name USE_CONFIGURATION_DEVICE ON
61
set_global_assignment -name STRATIX_CONFIGURATION_DEVICE EPCS16
62
set_global_assignment -name CYCLONEII_RESERVE_NCEO_AFTER_CONFIGURATION "USE AS PROGRAMMING PIN"
63
set_global_assignment -name RESERVE_ASDO_AFTER_CONFIGURATION "AS INPUT TRI-STATED"
64
set_global_assignment -name CYCLONEIII_CONFIGURATION_DEVICE EPCS16
65
set_global_assignment -name CRC_ERROR_OPEN_DRAIN OFF
66
set_global_assignment -name RESERVE_ALL_UNUSED_PINS_WEAK_PULLUP "AS INPUT TRI-STATED"
67
set_global_assignment -name RESERVE_DATA0_AFTER_CONFIGURATION "COMPILER CONFIGURED"
68
set_global_assignment -name RESERVE_DATA1_AFTER_CONFIGURATION "COMPILER CONFIGURED"
69
set_global_assignment -name RESERVE_FLASH_NCE_AFTER_CONFIGURATION "COMPILER CONFIGURED"
70
set_global_assignment -name RESERVE_DCLK_AFTER_CONFIGURATION "COMPILER CONFIGURED"
71
set_global_assignment -name OUTPUT_IO_TIMING_NEAR_END_VMEAS "HALF VCCIO" -rise
72
set_global_assignment -name OUTPUT_IO_TIMING_NEAR_END_VMEAS "HALF VCCIO" -fall
73
set_global_assignment -name OUTPUT_IO_TIMING_FAR_END_VMEAS "HALF SIGNAL SWING" -rise
74
set_global_assignment -name OUTPUT_IO_TIMING_FAR_END_VMEAS "HALF SIGNAL SWING" -fall
75
set_global_assignment -name DEVICE_FILTER_PACKAGE TQFP
76
set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 8
77
set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
78
set_global_assignment -name CYCLONEII_OPTIMIZATION_TECHNIQUE SPEED
79
set_global_assignment -name SYNTH_TIMING_DRIVEN_SYNTHESIS ON
80
set_global_assignment -name OPTIMIZE_HOLD_TIMING "ALL PATHS"
81
set_global_assignment -name FITTER_EFFORT "STANDARD FIT"
82
set_global_assignment -name SDC_FILE ep4ce6e22c8_demo_board.sdc
83
set_global_assignment -name MAX_RAM_BLOCKS_M4K 24
84
set_global_assignment -name PHYSICAL_SYNTHESIS_COMBO_LOGIC OFF
85
set_global_assignment -name PHYSICAL_SYNTHESIS_REGISTER_RETIMING OFF
86
set_global_assignment -name PHYSICAL_SYNTHESIS_ASYNCHRONOUS_SIGNAL_PIPELINING OFF
87
set_global_assignment -name PHYSICAL_SYNTHESIS_REGISTER_DUPLICATION OFF
88
set_global_assignment -name PHYSICAL_SYNTHESIS_COMBO_LOGIC_FOR_AREA OFF
89
set_global_assignment -name PHYSICAL_SYNTHESIS_EFFORT EXTRA
90
set_global_assignment -name POWER_PRESET_COOLING_SOLUTION "23 MM HEAT SINK WITH 200 LFPM AIRFLOW"
91
set_global_assignment -name POWER_BOARD_THERMAL_MODEL "NONE (CONSERVATIVE)"
92
set_global_assignment -name SEED 2
93
set_global_assignment -name MISC_FILE "F:/Docs/Eric/VERILOG/THRASH/HIVE88/ep4ce6e22c8_demo_board.dpf"
94
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.