OpenCores
URL https://opencores.org/ocsvn/ion/ion/trunk

Subversion Repositories ion

[/] [ion/] [trunk/] [src/] [memtest/] [makefile] - Blame information for rev 247

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 185 ja_rd
#-- Bring toolchain config parameters from the common makefile -----------------
2 191 ja_rd
include ../common/makefile
3 50 ja_rd
 
4
# We'll run the simulation for long enough to complete the test
5 109 ja_rd
SIM_LENGTH = 400000
6 66 ja_rd
 
7 229 ja_rd
# FPGA Block RAM parameters (size in words)
8 66 ja_rd
BRAM_START = 0xbfc00000
9 50 ja_rd
CODE_BRAM_SIZE = 2048
10 229 ja_rd
# Simulated FLASH parameters (size in bytes)
11 109 ja_rd
FLASH_START = 0xb0000000
12 229 ja_rd
FLASH_SIZE = 4096
13
# External RAM parameters (size in 16-bit halfwords)
14
# This is the RAM size simulated by slite; set the same value so the execution
15
# logs match.
16
XRAM_SIZE = 2048
17 90 ja_rd
XRAM_START = 0x00000000
18 213 ja_rd
# Set to > 0 to initialize and enable the cache before running the tests
19
TEST_CACHE = 1
20 50 ja_rd
 
21 66 ja_rd
LFLAGS = -Ttext $(BRAM_START) -Tdata $(XRAM_START) -eentry -I elf32-big
22 109 ja_rd
LFLAGS_FLASH = -Ttext $(FLASH_START) -eflash_test -I elf32-big
23 50 ja_rd
 
24 185 ja_rd
OBJS = memtest.o
25 109 ja_rd
 
26 185 ja_rd
#-- Configuration --------------------------------------------------------------
27 50 ja_rd
 
28 185 ja_rd
# Set to !=0 to test execution from flash
29
# (Set to 0 if running on real HW on which you have no initialized FLASH)
30
EXEC_FLASH = 1
31 50 ja_rd
 
32 185 ja_rd
#-- Targets & rules ------------------------------------------------------------
33 50 ja_rd
 
34 185 ja_rd
#-- Main target -- build code for BRAM and FLASH
35
memtest:  memtest.code memtest.data flash.bin
36
        -@# This comment prevents triggering the default rule. Instead, make will
37
        -@# invoke our rules for the dependencies.
38
 
39
#-- Targets for main code to be run from BRAM
40
 
41
memtest.o: memtest.s
42 213 ja_rd
        $(AS) -defsym TEST_CACHE=$(TEST_CACHE) -defsym EXEC_FLASH=$(EXEC_FLASH) \
43 185 ja_rd
    -defsym XRAM_BASE=$(XRAM_START) -o memtest.o memtest.s
44
 
45
memtest.axf: memtest.o
46
        $(LD) $(LFLAGS) -Map memtest.map -s -N -o memtest.axf memtest.o
47
        -@$(DUMP) -I elf32-big --disassemble memtest.axf > memtest.lst
48
 
49
# Dump code and data to separate binaries (data binary will be empty but
50
# TB2 needs it anyway)
51
 
52
memtest.code: memtest.axf
53
        $(COPY) -I elf32-big -j .text -j .rodata -O binary memtest.axf memtest.code
54
memtest.data: memtest.axf
55
        $(COPY) -I elf32-big -j .sbss -j .data -j .bss -O binary memtest.axf memtest.data
56
 
57
#-- Targets for code to be run from FLASH
58
 
59
flash.o: flash.s
60 213 ja_rd
        $(AS) -defsym TEST_CACHE=$(TEST_CACHE) -defsym FLASH_BASE=$(FLASH_START) -o flash.o flash.s
61 185 ja_rd
 
62
flash.axf: flash.o
63
        $(LD) $(LFLAGS_FLASH) -Map flash.map -s -N -o flash.axf flash.o
64
        -@$(DUMP) -I elf32-big --disassemble flash.axf > flash.lst
65
 
66
flash.bin: flash.axf
67
        $(COPY) -I elf32-big -j .text -j .rodata -O binary flash.axf flash.bin
68
 
69
 
70
 
71
#-- Targets that build the synthesizable vhdl; meant for direct invocation -----
72
 
73 229 ja_rd
#-- Create VHDL package with data and parameters for simulation
74 193 ja_rd
sim: memtest demo
75 229 ja_rd
        $(VHDL_OBJ_PKG) --project="Memtest" \
76
                --package sim_params_pkg \
77
                --bin memtest.code --name obj_code --bram_size $(CODE_BRAM_SIZE) \
78
                --bin memtest.data --name sram_init --xram_size $(XRAM_SIZE) \
79
                --bin flash.bin --name prom_init --flash_size $(FLASH_SIZE) \
80
                --output $(TB_DIR)/sim_params_pkg.vhdl \
81
                -s $(SIM_LENGTH) --log_trigger=0xbfc00000 \
82 50 ja_rd
 
83
 
84 229 ja_rd
#-- Create VHDL package with data and parameters for syntesis
85 185 ja_rd
demo: memtest
86 229 ja_rd
        $(VHDL_OBJ_PKG) --project="Memtest" \
87
                --package obj_code_pkg \
88
                --bin memtest.code --name obj_code --bram_size $(CODE_BRAM_SIZE) \
89
                --output $(DEMO_DIR)/../SoC/bootstrap_code_pkg.vhdl
90 185 ja_rd
 
91
 
92
#-- And now the usual housekeeping stuff ---------------------------------------
93
 
94
.PHONY: clean
95
 
96
clean:
97
        -$(RM) *.o *.obj *.map *.lst *.hex *.exe *.axf *.code *.data *.bin

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.