URL
https://opencores.org/ocsvn/ion/ion/trunk
[/] [ion/] [trunk/] [src/] [memtest/] [readme.txt] - Blame information for rev 237
Go to most recent revision |
Details |
Compare with Previous |
View Log
Line No. |
Rev |
Author |
Line |
1 |
109 |
ja_rd |
This code sample tests access to external (off-FPGA) memory, including both
|
2 |
|
|
16-bit SRAM and 8-bit FLASH present in the DE-1 board.
|
3 |
|
|
|
4 |
197 |
ja_rd |
Can be simulated (both Modelsim and SW simulator) and synthesized to a hardware
|
5 |
|
|
demo (see makefiles).
|
6 |
|
|
|
7 |
109 |
ja_rd |
File flash.bin is meant to be loaded at the start of the flash of the DE-1
|
8 |
197 |
ja_rd |
board using the Altera/Terasic tool provided for that purpose. This program will
|
9 |
109 |
ja_rd |
eventually jump to flash (see the sources and makefile) so if you leave it
|
10 |
|
|
unprogrammed you will skip the final part of the test (execution from 8-bit
|
11 |
|
|
static memory).
|
12 |
197 |
ja_rd |
|
13 |
229 |
ja_rd |
Note that the very first test, "Testing D-Cache with back-to-back pairs of RD &
|
14 |
|
|
WR cycles" WILL fail in the hardware demo because it relies on debug registers
|
15 |
|
|
only present in the simulation test bench.
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.