URL
https://opencores.org/ocsvn/irda/irda/trunk
[/] [irda/] [web_uploads/] [index.shtml] - Blame information for rev 18
Details |
Compare with Previous |
View Log
Line No. |
Rev |
Author |
Line |
1 |
18 |
root |
<!--# set var="title" value="IrDA Controller WISHBONE compatible core" -->
|
2 |
|
|
<!--# include virtual="/ssi/ssi_start.shtml" -->
|
3 |
|
|
<font size=+2 color=#bf0000><b>
|
4 |
|
|
|
5 |
|
|
IrDA Controller WISHBONE compatible core.
|
6 |
|
|
|
7 |
|
|
</font></b><p>
|
8 |
|
|
<font size=+1><b>
|
9 |
|
|
General
|
10 |
|
|
</b></font><p>
|
11 |
|
|
|
12 |
|
|
This core implements IrDA communication in three modes :<BR>
|
13 |
|
|
<B>SIR</B> - Slow IR - using a 16550 UART internally to communicate at speeds up to 115.2Kbps.<BR>
|
14 |
|
|
<B>MIR</B> - Medium speed IR - speed of 0.576Mbps and 1.152Mbps.<BR>
|
15 |
|
|
<B>FIR</B> - Highest speed communication at the rate of 4Mbps.
|
16 |
|
|
<P>
|
17 |
|
|
<font size=+1><b>
|
18 |
|
|
Current Status
|
19 |
|
|
</b></font><p>
|
20 |
|
|
The core is mostly functional, at least in the SIR and MIR modes.
|
21 |
|
|
It being debugged.<BR>
|
22 |
|
|
The documentation of the core is not yet up to date, especially the clock
|
23 |
|
|
dividing mechanism, which is totally different from what is currently
|
24 |
|
|
written in the documentation. I will update it soon.
|
25 |
|
|
<P>
|
26 |
|
|
Developer:Jacob Gorban, <A HREF="mailto:gorban@opencores.org_NOSPAM">gorban@opencores.org_NOSPAM</A>.
|
27 |
|
|
|
28 |
|
|
<!--# include virtual="/ssi/ssi_end.shtml" -->
|
© copyright 1999-2025
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.