| 1 |
6 |
root |
<html>
|
| 2 |
|
|
<head>
|
| 3 |
|
|
<title>OPENCORES.ORG</title>
|
| 4 |
|
|
<META NAME="keywords" CONTENT="cores, VHDL, Verilog HDL, ASIC, Synthesizable,
|
| 5 |
|
|
standard cell, IP, Intellectual Property, 32-bit RISC, UART, PCI, SDRAM,
|
| 6 |
|
|
full custom, system on a chip, SOC, reusable, design, development, synthesis,
|
| 7 |
|
|
designs, developers, C, Linux, eCos, open, free, open source cores, RTL code,
|
| 8 |
|
|
system-on-a-chip, circuits, digital, GNU, GPL, core, controller, processor,
|
| 9 |
|
|
system design, chip design, EDA, design methodology, design tools, ASICs, programmable logic,
|
| 10 |
|
|
FPGA's, PLDs, CPLDs, verification, Synthesis, HDL, Simulation, IC design software,
|
| 11 |
|
|
semiconductor design, integrated circuits, system designs, chip designs, EDAs,
|
| 12 |
|
|
design methodologies, design tool, ASIC, programmable logics, FPGA, PLD, CPLD, Synthesis,
|
| 13 |
|
|
circuit, Synopsys, system design, chip design, programmable logic, FPGA's, PLDs,
|
| 14 |
|
|
CPLDs, verification, Simulation">
|
| 15 |
|
|
<META NAME="description" CONTENT="OPENCORES.ORG endorses development and hosts
|
| 16 |
|
|
a repository of free, open source IP cores (chip designs, System-on-a-Chip) and
|
| 17 |
|
|
supplemental boards.">
|
| 18 |
|
|
</head>
|
| 19 |
|
|
|
| 20 |
|
|
<body bgcolor=#ffffff>
|
| 21 |
|
|
|
| 22 |
|
|
<table width="100%" cellspacing=5 cellpadding=0 border=0>
|
| 23 |
|
|
<tr valign="top"><td>
|
| 24 |
|
|
<center>
|
| 25 |
|
|
<table cellspacing=0 cellpadding=5 width="100%" valign="top" border=0>
|
| 26 |
|
|
<tr valign="top"><td bgcolor=#f0f0f0 valign="top">
|
| 27 |
|
|
<center><font size=+3><b>OPENCORES.ORG</b></font>
|
| 28 |
|
|
<br><font size=-4><font color=#ffffff>.</font></font>
|
| 29 |
|
|
<br>
|
| 30 |
|
|
</center>
|
| 31 |
|
|
|
| 32 |
|
|
</td></tr></table>
|
| 33 |
|
|
|
| 34 |
|
|
|
| 35 |
|
|
</center>
|
| 36 |
|
|
|
| 37 |
|
|
|
| 38 |
|
|
</td></tr>
|
| 39 |
|
|
|
| 40 |
|
|
<tr valign="top"><td>
|
| 41 |
|
|
<table border=0 cellspacing=0 cellpadding=5 width="100%"><tr valign="top"><td bgcolor="#f8f8f0">
|
| 42 |
|
|
|
| 43 |
|
|
|
| 44 |
|
|
|
| 45 |
|
|
</td>
|
| 46 |
|
|
<td valign="top">
|
| 47 |
|
|
<table cellpadding=5><tr><td valign="top">
|
| 48 |
|
|
|
| 49 |
|
|
<font SIZE="2">#include <genlib.h>
|
| 50 |
|
|
<p>main()</p>
|
| 51 |
|
|
<p>{</p>
|
| 52 |
|
|
<p>DEF_LOFIG("decoder");</p>
|
| 53 |
|
|
<p>LOCON("A[0:3]", IN, "A[0:3]");</p>
|
| 54 |
|
|
<p>LOCON("en", IN, "en");</p>
|
| 55 |
|
|
<p>LOCON("ck", IN, "ck");</p>
|
| 56 |
|
|
<p>LOCON("res", IN, "res");</p>
|
| 57 |
|
|
<p>LOCON("vdd", IN, "vdd");</p>
|
| 58 |
|
|
<p>LOCON("vss", IN, "vss");</p>
|
| 59 |
|
|
<p>LOCON("C[0:15]",OUT, "C[0:15]");</p>
|
| 60 |
|
|
<p> </p>
|
| 61 |
|
|
<p>LOINS("n1_y", "inv0", "A[0]",
|
| 62 |
|
|
"o_inv0", "vdd", "vss",0);</p>
|
| 63 |
|
|
<p>LOINS("n1_y", "inv1", "A[1]",
|
| 64 |
|
|
"o_inv1", "vdd", "vss",0);</p>
|
| 65 |
|
|
<p>LOINS("n1_y", "inv2", "A[2]",
|
| 66 |
|
|
"o_inv2", "vdd", "vss",0);</p>
|
| 67 |
|
|
<p>LOINS("n1_y", "inv3", "A[3]",
|
| 68 |
|
|
"o_inv3", "vdd", "vss",0);</p>
|
| 69 |
|
|
<p>LOINS("a4_y", "0an0", "o_inv3",
|
| 70 |
|
|
"o_inv2",
|
| 71 |
|
|
"o_inv1","o_inv0","o_0an0","vdd","vss",
|
| 72 |
|
|
0);</p>
|
| 73 |
|
|
<p>LOINS("a2_y", "0an1", "en",
|
| 74 |
|
|
"o_0an0","C[0]", "vdd", "vss", 0);</p>
|
| 75 |
|
|
<p>LOINS("a4_y", "1an0", "o_inv3",
|
| 76 |
|
|
"o_inv2",
|
| 77 |
|
|
"o_inv1","A[0]","o_1an0","vdd","vss",
|
| 78 |
|
|
0);</p>
|
| 79 |
|
|
<p>LOINS("a2_y", "1an1", "en",
|
| 80 |
|
|
"o_1an0","C[1]", "vdd", "vss", 0);</p>
|
| 81 |
|
|
<p>LOINS("a4_y", "2an0", "o_inv3",
|
| 82 |
|
|
"o_inv2",
|
| 83 |
|
|
"A[1]","o_inv0","o_2an0","vdd","vss",
|
| 84 |
|
|
0);</p>
|
| 85 |
|
|
<p>LOINS("a2_y", "2an1",
|
| 86 |
|
|
"en","o_2an0","C[2]", "vdd",
|
| 87 |
|
|
"vss", 0);</p>
|
| 88 |
|
|
<p>LOINS("a4_y", "3an0", "o_inv3",
|
| 89 |
|
|
"o_inv2","A[1]","A[0]","O_3an0","vdd","vss",0);</p>
|
| 90 |
|
|
<p>LOINS("a2_y", "3an1",
|
| 91 |
|
|
"en","o_3an0","C[3]", "vdd",
|
| 92 |
|
|
"vss", 0);</p>
|
| 93 |
|
|
<p>LOINS("a4_y", "4an0",
|
| 94 |
|
|
"o_inv3","A[2]","o_inv1","o_inv0","o_4an0","vdd","vss",0);</p>
|
| 95 |
|
|
<p>LOINS("a2_y", "4an1",
|
| 96 |
|
|
"en","o_4an0","C[4]", "vdd",
|
| 97 |
|
|
"vss", 0);</p>
|
| 98 |
|
|
<p>LOINS("a4_y", "5an0", "o_inv3",
|
| 99 |
|
|
"A[2]","o_inv1","A[0]","o_5an0","vdd","vss",0);</p>
|
| 100 |
|
|
<p>LOINS("a2_y", "5an1",
|
| 101 |
|
|
"en","o_5an0","C[5]", "vdd",
|
| 102 |
|
|
"vss", 0);</p>
|
| 103 |
|
|
<p>LOINS("a4_y", "6an0", "o_inv3",
|
| 104 |
|
|
"A[2]","A[1]","o_inv0","o_6an0","vdd","vss",0);</p>
|
| 105 |
|
|
<p>LOINS("a2_y", "6an1",
|
| 106 |
|
|
"en","o_6an0","C[6]", "vdd",
|
| 107 |
|
|
"vss", 0);</p>
|
| 108 |
|
|
<p>LOINS("a4_y", "7an0", "o_inv3",
|
| 109 |
|
|
"A[2]","A[1]","A[0]","o_7an0","vdd","vss",
|
| 110 |
|
|
0);</p>
|
| 111 |
|
|
<p>LOINS("a2_y", "7an1",
|
| 112 |
|
|
"en","o_7an0","C[7]", "vdd",
|
| 113 |
|
|
"vss", 0);</p>
|
| 114 |
|
|
<p>LOINS("a4_y", "8an0",
|
| 115 |
|
|
"A[3]","o_inv2","o_inv1","o_inv0","o_8an0","vdd","vss",
|
| 116 |
|
|
0);</p>
|
| 117 |
|
|
<p>LOINS("a2_y",
|
| 118 |
|
|
"8an1","en","o_8an0","C[8]",
|
| 119 |
|
|
"vdd", "vss", 0);</p>
|
| 120 |
|
|
<p>LOINS("a4_y", "9an0", "A[3]",
|
| 121 |
|
|
"o_inv2","o_inv1","A[0]","o_9an0","vdd","vss",0);</p>
|
| 122 |
|
|
<p>LOINS("a2_y", "9an1",
|
| 123 |
|
|
"en","o_9an0","C[9]", "vdd",
|
| 124 |
|
|
"vss", 0);</p>
|
| 125 |
|
|
<p>LOINS("a4_y", "10an0",
|
| 126 |
|
|
"A[3]","o_inv2","A[1]","o_inv0","o_10an0","vdd","vss",
|
| 127 |
|
|
0);</p>
|
| 128 |
|
|
<p>LOINS("a2_y", "10an1","en",
|
| 129 |
|
|
"o_10an0","C[10]", "vdd", "vss", 0);</p>
|
| 130 |
|
|
<p>LOINS("a4_y", "11an0", "A[3]",
|
| 131 |
|
|
"o_inv2","A[1]","A[0]","o_11an0","vdd","vss",0);</p>
|
| 132 |
|
|
<p>LOINS("a2_y", "11an1",
|
| 133 |
|
|
"en","o_11an0","C[11]", "vdd",
|
| 134 |
|
|
"vss", 0);</p>
|
| 135 |
|
|
<p>LOINS("a4_y", "12an0", "A[3]",
|
| 136 |
|
|
"A[2]","o_inv1","o_inv0","o_12an0","vdd","vss",0);</p>
|
| 137 |
|
|
<p>LOINS("a2_y", "12an1",
|
| 138 |
|
|
"en","o_12an0","C[12]", "vdd",
|
| 139 |
|
|
"vss", 0);</p>
|
| 140 |
|
|
<p>LOINS("a4_y", "13an0", "A[3]",
|
| 141 |
|
|
"A[2]","o_inv1","A[0]","o_13an0","vdd","vss",0);</p>
|
| 142 |
|
|
<p>LOINS("a2_y", "13an1",
|
| 143 |
|
|
"en","o_13an0","C[13]", "vdd",
|
| 144 |
|
|
"vss", 0);</p>
|
| 145 |
|
|
<p>LOINS("a4_y", "14an0", "A[3]",
|
| 146 |
|
|
"A[2]","A[1]","o_inv0","o_14an0","vdd","vss",0);</p>
|
| 147 |
|
|
<p>LOINS("a2_y", "14an1",
|
| 148 |
|
|
"en","o_14an0","C[14]", "vdd",
|
| 149 |
|
|
"vss", 0);</p>
|
| 150 |
|
|
<p>LOINS("a4_y", "15an0", "A[3]",
|
| 151 |
|
|
"A[2]","A[1]","A[0]","o_15an0","vdd","vss",0);</p>
|
| 152 |
|
|
<p>LOINS("a2_y", "15an1",
|
| 153 |
|
|
"en","o_15an0","C[15]", "vdd",
|
| 154 |
|
|
"vss", 0);</p>
|
| 155 |
|
|
<p>SAVE_LOFIG();</p>
|
| 156 |
|
|
<p>exit(0);</p>
|
| 157 |
|
|
<p>}</p>
|
| 158 |
|
|
<p> </p>
|
| 159 |
|
|
</font>
|
| 160 |
|
|
|
| 161 |
|
|
<b><font size=+1>Maintainers and Authors :</font></b>
|
| 162 |
|
|
<p>LCD Driver development team
|
| 163 |
|
|
<p>current members:
|
| 164 |
|
|
|
| 165 |
|
|
<ul>
|
| 166 |
|
|
<li>
|
| 167 |
|
|
<a href="mailto:marta@vlsi.itb.ac.id">Hendra Gunawan</a></li>
|
| 168 |
|
|
|
| 169 |
|
|
<li>
|
| 170 |
|
|
<a href="mailto:sigit@students.ee.itb.ac.id">Nurhadi Wiyono</a></li>
|
| 171 |
|
|
|
| 172 |
|
|
<li>
|
| 173 |
|
|
<a href="mailto:sigit@students.ee.itb.ac.id">Kharisma Sinung P</a></li>
|
| 174 |
|
|
|
| 175 |
|
|
</ul>
|
| 176 |
|
|
|
| 177 |
|
|
<p>
|
| 178 |
|
|
<b><font size=+1>Mailing-list:</font></b>
|
| 179 |
|
|
<ul><a href="mailto:cores@opencores.org_NOSPAM">cores@opencores.org_NOSPAM</a></ul>
|
| 180 |
|
|
|
| 181 |
|
|
|
| 182 |
|
|
|
| 183 |
|
|
|
| 184 |
|
|
|
| 185 |
|
|
|
| 186 |
|
|
</td></tr></table>
|
| 187 |
|
|
</td></tr>
|
| 188 |
|
|
<tr><td bgcolor="#f8f8f0"> </td>
|
| 189 |
|
|
<td valign="bottom">
|
| 190 |
|
|
<table cellspacing=0 cellpadding=4 border=0 width="100%"bgcolor="#f0f0f0"><tr>
|
| 191 |
|
|
<td align=left><i><small>Last modified on Sunday, 17-Sep-2000 03:58:04 JAVT</i></td>
|
| 192 |
|
|
<td align=right><i><small>Copyright © 1999-2000 OPENCORES.ORG. All rights reserved.</td>
|
| 193 |
|
|
</tr></table>
|
| 194 |
|
|
|
| 195 |
|
|
</td></tr></table>
|
| 196 |
|
|
|
| 197 |
|
|
</td></tr></table>
|
| 198 |
|
|
|
| 199 |
|
|
</body></html>
|