| 1 |
6 |
root |
<html>
|
| 2 |
|
|
<head>
|
| 3 |
|
|
<title>OPENCORES.ORG</title>
|
| 4 |
|
|
<META NAME="keywords" CONTENT="cores, VHDL, Verilog HDL, ASIC, Synthesizable,
|
| 5 |
|
|
standard cell, IP, Intellectual Property, 32-bit RISC, UART, PCI, SDRAM,
|
| 6 |
|
|
full custom, system on a chip, SOC, reusable, design, development, synthesis,
|
| 7 |
|
|
designs, developers, C, Linux, eCos, open, free, open source cores, RTL code,
|
| 8 |
|
|
system-on-a-chip, circuits, digital, GNU, GPL, core, controller, processor,
|
| 9 |
|
|
system design, chip design, EDA, design methodology, design tools, ASICs, programmable logic,
|
| 10 |
|
|
FPGA's, PLDs, CPLDs, verification, Synthesis, HDL, Simulation, IC design software,
|
| 11 |
|
|
semiconductor design, integrated circuits, system designs, chip designs, EDAs,
|
| 12 |
|
|
design methodologies, design tool, ASIC, programmable logics, FPGA, PLD, CPLD, Synthesis,
|
| 13 |
|
|
circuit, Synopsys, system design, chip design, programmable logic, FPGA's, PLDs,
|
| 14 |
|
|
CPLDs, verification, Simulation">
|
| 15 |
|
|
<META NAME="description" CONTENT="OPENCORES.ORG endorses development and hosts
|
| 16 |
|
|
a repository of free, open source IP cores (chip designs, System-on-a-Chip) and
|
| 17 |
|
|
supplemental boards.">
|
| 18 |
|
|
</head>
|
| 19 |
|
|
|
| 20 |
|
|
<body bgcolor=#ffffff>
|
| 21 |
|
|
|
| 22 |
|
|
<table width="100%" cellspacing=5 cellpadding=0 border=0>
|
| 23 |
|
|
<tr valign="top"><td>
|
| 24 |
|
|
<center>
|
| 25 |
|
|
<table cellspacing=0 cellpadding=5 width="100%" valign="top" border=0>
|
| 26 |
|
|
<tr valign="top"><td bgcolor=#f0f0f0 valign="top">
|
| 27 |
|
|
<center><font size=+3><b>OPENCORES.ORG</b></font>
|
| 28 |
|
|
<br><font size=-4><font color=#ffffff>.</font></font>
|
| 29 |
|
|
<br>
|
| 30 |
|
|
</center>
|
| 31 |
|
|
|
| 32 |
|
|
</td></tr></table>
|
| 33 |
|
|
|
| 34 |
|
|
|
| 35 |
|
|
</center>
|
| 36 |
|
|
|
| 37 |
|
|
|
| 38 |
|
|
</td></tr>
|
| 39 |
|
|
|
| 40 |
|
|
<tr valign="top"><td>
|
| 41 |
|
|
<table border=0 cellspacing=0 cellpadding=5 width="100%"><tr valign="top"><td bgcolor="#f8f8f0">
|
| 42 |
|
|
|
| 43 |
|
|
|
| 44 |
|
|
|
| 45 |
|
|
</td>
|
| 46 |
|
|
<td valign="top">
|
| 47 |
|
|
<table cellpadding=5 width="675"><tr><td valign="top" width="659">
|
| 48 |
|
|
|
| 49 |
|
|
<font SIZE="2">-- VHDL structural description generated from `mc`
|
| 50 |
|
|
<p>-- date : Tue Feb 20 21:19:15 2001</p>
|
| 51 |
|
|
<p> </p>
|
| 52 |
|
|
<p>-- Entity Declaration</p>
|
| 53 |
|
|
<p>ENTITY mc IS</p>
|
| 54 |
|
|
<p>PORT (</p>
|
| 55 |
|
|
<p>x : in BIT; -- x</p>
|
| 56 |
|
|
<p>res : in BIT; -- res</p>
|
| 57 |
|
|
<p>rowsel : in BIT; -- rowsel</p>
|
| 58 |
|
|
<p>wren : in BIT; -- wren</p>
|
| 59 |
|
|
<p>y : out BIT; -- y</p>
|
| 60 |
|
|
<p>vdd : in BIT; -- vdd</p>
|
| 61 |
|
|
<p>vss : in BIT -- vss</p>
|
| 62 |
|
|
<p>);</p>
|
| 63 |
|
|
<p>END mc;</p>
|
| 64 |
|
|
<p>-- Architecture Declaration</p>
|
| 65 |
|
|
<p>ARCHITECTURE VST OF mc IS</p>
|
| 66 |
|
|
<p>COMPONENT a2_y</p>
|
| 67 |
|
|
<p>port (</p>
|
| 68 |
|
|
<p>i0 : in BIT; -- i0</p>
|
| 69 |
|
|
<p>i1 : in BIT; -- i1</p>
|
| 70 |
|
|
<p>t : out BIT; -- t</p>
|
| 71 |
|
|
<p>vdd : in BIT; -- vdd</p>
|
| 72 |
|
|
<p>vss : in BIT -- vss</p>
|
| 73 |
|
|
<p>);</p>
|
| 74 |
|
|
<p>END COMPONENT;</p>
|
| 75 |
|
|
<p>COMPONENT dffres</p>
|
| 76 |
|
|
<p>port (</p>
|
| 77 |
|
|
<p>input : in BIT; -- input</p>
|
| 78 |
|
|
<p>clk : in BIT; -- clk</p>
|
| 79 |
|
|
<p>reset : in BIT; -- reset</p>
|
| 80 |
|
|
<p>output : out BIT; -- output</p>
|
| 81 |
|
|
<p>vdd : in BIT; -- vdd</p>
|
| 82 |
|
|
<p>vss : in BIT -- vss</p>
|
| 83 |
|
|
<p>);</p>
|
| 84 |
|
|
<p>END COMPONENT;</p>
|
| 85 |
|
|
<p>COMPONENT p1_y</p>
|
| 86 |
|
|
<p>port (</p>
|
| 87 |
|
|
<p>i : in BIT; -- i</p>
|
| 88 |
|
|
<p>t : out BIT; -- t</p>
|
| 89 |
|
|
<p>vdd : in BIT; -- vdd</p>
|
| 90 |
|
|
<p>vss : in BIT -- vss</p>
|
| 91 |
|
|
<p>);</p>
|
| 92 |
|
|
<p>END COMPONENT;</p>
|
| 93 |
|
|
<p>SIGNAL c : BIT; -- c</p>
|
| 94 |
|
|
<p>SIGNAL q : BIT; -- q</p>
|
| 95 |
|
|
<p>BEGIN</p>
|
| 96 |
|
|
<p>and1 : a2_y</p>
|
| 97 |
|
|
<p>PORT MAP (</p>
|
| 98 |
|
|
<p>vss => vss,</p>
|
| 99 |
|
|
<p>vdd => vdd,</p>
|
| 100 |
|
|
<p>t => c,</p>
|
| 101 |
|
|
<p>i1 => wren,</p>
|
| 102 |
|
|
<p>i0 => rowsel);</p>
|
| 103 |
|
|
<p>dff : dffres</p>
|
| 104 |
|
|
<p>PORT MAP (</p>
|
| 105 |
|
|
<p>vss => vss,</p>
|
| 106 |
|
|
<p>vdd => vdd,</p>
|
| 107 |
|
|
<p>output => q,</p>
|
| 108 |
|
|
<p>reset => res,</p>
|
| 109 |
|
|
<p>clk => c,</p>
|
| 110 |
|
|
<p>input => x);</p>
|
| 111 |
|
|
<p>buf : p1_y</p>
|
| 112 |
|
|
<p>PORT MAP (</p>
|
| 113 |
|
|
<p>vss => vss,</p>
|
| 114 |
|
|
<p>vdd => vdd,</p>
|
| 115 |
|
|
<p>t => y,</p>
|
| 116 |
|
|
<p>i => q);</p>
|
| 117 |
|
|
<p>end VST;</p>
|
| 118 |
|
|
</font>
|
| 119 |
|
|
|
| 120 |
|
|
<b><font size=+1>Maintainers and Authors :</font></b>
|
| 121 |
|
|
<p>LCD Driver development team
|
| 122 |
|
|
<p>current members:
|
| 123 |
|
|
|
| 124 |
|
|
<ul>
|
| 125 |
|
|
<li>
|
| 126 |
|
|
<a href="mailto:marta@vlsi.itb.ac.id">Hendra Gunawan</a></li>
|
| 127 |
|
|
|
| 128 |
|
|
<li>
|
| 129 |
|
|
<a href="mailto:sigit@students.ee.itb.ac.id">Nurhadi Wiyono</a></li>
|
| 130 |
|
|
|
| 131 |
|
|
<li>
|
| 132 |
|
|
<a href="mailto:sigit@students.ee.itb.ac.id">Kharisma Sinung P</a></li>
|
| 133 |
|
|
|
| 134 |
|
|
</ul>
|
| 135 |
|
|
|
| 136 |
|
|
<p>
|
| 137 |
|
|
<b><font size=+1>Mailing-list:</font></b>
|
| 138 |
|
|
<ul><a href="mailto:cores@opencores.org_NOSPAM">cores@opencores.org_NOSPAM</a></ul>
|
| 139 |
|
|
|
| 140 |
|
|
|
| 141 |
|
|
|
| 142 |
|
|
|
| 143 |
|
|
|
| 144 |
|
|
|
| 145 |
|
|
</td></tr></table>
|
| 146 |
|
|
</td></tr>
|
| 147 |
|
|
<tr><td bgcolor="#f8f8f0"> </td>
|
| 148 |
|
|
<td valign="bottom">
|
| 149 |
|
|
<table cellspacing=0 cellpadding=4 border=0 width="100%"bgcolor="#f0f0f0"><tr>
|
| 150 |
|
|
<td align=left><i><small>Last modified on Sunday, 17-Sep-2000 03:58:04 JAVT</i></td>
|
| 151 |
|
|
<td align=right><i><small>Copyright © 1999-2000 OPENCORES.ORG. All rights reserved.</td>
|
| 152 |
|
|
</tr></table>
|
| 153 |
|
|
|
| 154 |
|
|
</td></tr></table>
|
| 155 |
|
|
|
| 156 |
|
|
</td></tr></table>
|
| 157 |
|
|
|
| 158 |
|
|
</body></html>
|