OpenCores
URL https://opencores.org/ocsvn/lq057q3dc02/lq057q3dc02/trunk

Subversion Repositories lq057q3dc02

[/] [lq057q3dc02/] [trunk/] [coregen/] [coregen.cgp] - Blame information for rev 47

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 28 jwdonal
# Date: Thu Nov 06 22:53:43 2008
2
SET addpads = False
3
SET asysymbol = True
4
SET busformat = BusFormatAngleBracketNotRipped
5
SET createndf = False
6
SET designentry = VHDL
7
SET device = xc2vp30
8
SET devicefamily = virtex2p
9
SET flowvendor = Foundation_iSE
10
SET formalverification = False
11
SET foundationsym = False
12
SET implementationfiletype = Ngc
13
SET package = ff896
14
SET removerpms = False
15
SET simulationfiles = Structural
16
SET speedgrade = -7
17
SET verilogsim = False
18
SET vhdlsim = True
19
SET workingdirectory = D:\MyDocuments\OpenCores\projects\lq057q3dc02\coregen\tmp
20
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.