OpenCores
URL https://opencores.org/ocsvn/lq057q3dc02/lq057q3dc02/trunk

Subversion Repositories lq057q3dc02

[/] [lq057q3dc02/] [trunk/] [design/] [dcm_sys_to_lcd.vhd] - Blame information for rev 47

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 36 jwdonal
--------------------------------------------------------------------------------
2
-- Copyright (c) 1995-2007 Xilinx, Inc.  All rights reserved.
3
--------------------------------------------------------------------------------
4
--   ____  ____ 
5
--  /   /\/   / 
6
-- /___/  \  /    Vendor: Xilinx 
7
-- \   \   \/     Version : 9.2.04i
8
--  \   \         Application : xaw2vhdl
9
--  /   /         Filename : dcm_sys_to_lcd.vhd
10
-- /___/   /\     Timestamp : 11/06/2008 18:34:59
11
-- \   \  /  \ 
12
--  \___\/\___\ 
13
--
14
--Command: xaw2vhdl-intstyle -synthesis dcm_sys_to_lcd.xaw
15
--Design Name: dcm_sys_to_lcd
16
--Device: xc2vp30-7ff896
17
--
18
-- Module dcm_sys_to_lcd
19
-- Generated by Xilinx Architecture Wizard
20
-- Written for synthesis tool: XST
21
-- Period Jitter (unit interval) for block DCM_INST = 0.02 UI
22
-- Period Jitter (Peak-to-Peak) for block DCM_INST = 0.85 ns
23
 
24
library ieee;
25
use ieee.std_logic_1164.ALL;
26
use ieee.numeric_std.ALL;
27
library UNISIM;
28
use UNISIM.Vcomponents.ALL;
29
 
30
entity dcm_sys_to_lcd is
31
   port ( CLKIN_IN        : in    std_logic;
32
          RST_IN          : in    std_logic;
33
          CLKDV_OUT       : out   std_logic;
34
          CLKFX_OUT       : out   std_logic;
35
          CLKIN_IBUFG_OUT : out   std_logic;
36
          CLK0_OUT        : out   std_logic);
37
end dcm_sys_to_lcd;
38
 
39
architecture BEHAVIORAL of dcm_sys_to_lcd is
40
   signal CLKDV_BUF       : std_logic;
41
   signal CLKFB_IN        : std_logic;
42
   signal CLKFX_BUF       : std_logic;
43
   signal CLKIN_IBUFG     : std_logic;
44
   signal CLK0_BUF        : std_logic;
45
   signal GND_BIT         : std_logic;
46
begin
47
   GND_BIT <= '0';
48
   CLKIN_IBUFG_OUT <= CLKIN_IBUFG;
49
   CLK0_OUT <= CLKFB_IN;
50
   CLKDV_BUFG_INST : BUFG
51
      port map (I=>CLKDV_BUF,
52
                O=>CLKDV_OUT);
53
 
54
   CLKFX_BUFG_INST : BUFG
55
      port map (I=>CLKFX_BUF,
56
                O=>CLKFX_OUT);
57
 
58
   CLKIN_IBUFG_INST : IBUFG
59
      port map (I=>CLKIN_IN,
60
                O=>CLKIN_IBUFG);
61
 
62
   CLK0_BUFG_INST : BUFG
63
      port map (I=>CLK0_BUF,
64
                O=>CLKFB_IN);
65
 
66
   DCM_INST : DCM
67
   generic map( CLK_FEEDBACK => "1X",
68
            CLKDV_DIVIDE => 8.0,
69
            CLKFX_DIVIDE => 4,
70
            CLKFX_MULTIPLY => 2,
71
            CLKIN_DIVIDE_BY_2 => TRUE,
72
            CLKIN_PERIOD => 20.000,
73
            CLKOUT_PHASE_SHIFT => "NONE",
74
            DESKEW_ADJUST => "SYSTEM_SYNCHRONOUS",
75
            DFS_FREQUENCY_MODE => "LOW",
76
            DLL_FREQUENCY_MODE => "LOW",
77
            DUTY_CYCLE_CORRECTION => TRUE,
78
            FACTORY_JF => x"C080",
79
            PHASE_SHIFT => 0,
80
            STARTUP_WAIT => TRUE)
81
      port map (CLKFB=>CLKFB_IN,
82
                CLKIN=>CLKIN_IBUFG,
83
                DSSEN=>GND_BIT,
84
                PSCLK=>GND_BIT,
85
                PSEN=>GND_BIT,
86
                PSINCDEC=>GND_BIT,
87
                RST=>RST_IN,
88
                CLKDV=>CLKDV_BUF,
89
                CLKFX=>CLKFX_BUF,
90
                CLKFX180=>open,
91
                CLK0=>CLK0_BUF,
92
                CLK2X=>open,
93
                CLK2X180=>open,
94
                CLK90=>open,
95
                CLK180=>open,
96
                CLK270=>open,
97
                LOCKED=>open,
98
                PSDONE=>open,
99
                STATUS=>open);
100
 
101
end BEHAVIORAL;
102
 
103
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.