OpenCores
URL https://opencores.org/ocsvn/lq057q3dc02/lq057q3dc02/trunk

Subversion Repositories lq057q3dc02

[/] [lq057q3dc02/] [trunk/] [implement/] [results/] [lq057q3dc02_top.par] - Blame information for rev 32

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 32 jwdonal
Release 9.2.04i par J.40
2
Copyright (c) 1995-2007 Xilinx, Inc.  All rights reserved.
3
 
4
NAUTILUS::  Thu Nov 06 13:56:37 2008
5
 
6
par -ol high -w lq057q3dc02_top.ncd lq057q3dc02_top.ncd lq057q3dc02_top.pcf
7
 
8
 
9
Constraints file: lq057q3dc02_top.pcf.
10
Loading device for application Rf_Device from file '2vp30.nph' in environment C:\Xilinx\ISE_9_2.
11
   "lq057q3dc02_top" is an NCD, version 3.1, device xc2vp30, package ff896, speed -7
12
 
13
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
14
Initializing voltage to 1.400 Volts. (default - Range: 1.400 to 1.600 Volts)
15
 
16
 
17
Device speed data version:  "PRODUCTION 1.94 2007-10-19".
18
 
19
 
20
INFO:Par:253 - The Map -timing placement will be retained since it is likely to achieve better performance.
21
 
22
Device Utilization Summary:
23
 
24
   Number of BUFGMUXs                        2 out of 16     12%
25
   Number of DCMs                            1 out of 8      12%
26
   Number of External IOBs                  27 out of 556     4%
27
      Number of LOCed IOBs                  27 out of 27    100%
28
 
29
   Number of RAMB16s                        87 out of 136    63%
30
   Number of SLICEs                        250 out of 13696   1%
31
 
32
 
33
Overall effort level (-ol):   High
34
Router effort level (-rl):    High
35
 
36
Starting initial Timing Analysis.  REAL time: 8 secs
37
Finished initial Timing Analysis.  REAL time: 8 secs
38
 
39
Starting Router
40
 
41
Phase 1: 2989 unrouted;       REAL time: 19 secs
42
 
43
Phase 2: 2827 unrouted;       REAL time: 19 secs
44
 
45
Phase 3: 411 unrouted;       REAL time: 21 secs
46
 
47
Phase 4: 411 unrouted; (0)      REAL time: 21 secs
48
 
49
Phase 5: 411 unrouted; (0)      REAL time: 21 secs
50
 
51
Phase 6: 411 unrouted; (0)      REAL time: 21 secs
52
 
53
Phase 7: 0 unrouted; (0)      REAL time: 22 secs
54
 
55
Phase 8: 0 unrouted; (0)      REAL time: 23 secs
56
 
57
WARNING:Route:455 - CLK Net:CLK_LCD_OBUF may have excessive skew because
58
 
59
 
60
Total REAL time to Router completion: 23 secs
61
Total CPU time to Router completion: 23 secs
62
 
63
Partition Implementation Status
64
-------------------------------
65
 
66
  No Partitions were found in this design.
67
 
68
-------------------------------
69
 
70
Generating "PAR" statistics.
71
 
72
**************************
73
Generating Clock Report
74
**************************
75
 
76
+---------------------+--------------+------+------+------------+-------------+
77
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
78
+---------------------+--------------+------+------+------------+-------------+
79
|        CLK_LCD_OBUF |     BUFGMUX6P| No   |  155 |  0.234     |  1.229      |
80
+---------------------+--------------+------+------+------------+-------------+
81
 
82
* Net Skew is the difference between the minimum and maximum routing
83
only delays for the net. Note this is different from Clock Skew which
84
is reported in TRCE timing report. Clock Skew is the difference between
85
the minimum and maximum path delays which includes logic delays.
86
 
87
 
88
   The Delay Summary Report
89
 
90
 
91
The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0
92
 
93
   The AVERAGE CONNECTION DELAY for this design is:        2.107
94
   The MAXIMUM PIN DELAY IS:                               8.688
95
   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   7.641
96
 
97
   Listing Pin Delays by value: (nsec)
98
 
99
    d < 2.00   < d < 4.00  < d < 6.00  < d < 8.00  < d < 9.00  d >= 9.00
100
   ---------   ---------   ---------   ---------   ---------   ---------
101
        1599        1024         311          73           8           0
102
 
103
Timing Score: 0
104
 
105
Number of Timing Constraints that were not applied: 2
106
 
107
Asterisk (*) preceding a constraint indicates it was not met.
108
   This may be due to a setup or hold violation.
109
 
110
------------------------------------------------------------------------------------------------------
111
  Constraint                                |  Check  | Worst Case |  Best Case | Timing |   Timing
112
                                            |         |    Slack   | Achievable | Errors |    Score
113
------------------------------------------------------------------------------------------------------
114
  PERIOD analysis for net "DCM_LCD_CLK/CLKD | SETUP   |   149.921ns|    10.079ns|       0|           0
115
  V_BUF" derived from  NET "DCM_LCD_CLK/CLK | HOLD    |     0.562ns|            |       0|           0
116
  IN_IBUFG_OUT" PERIOD = 10 ns HIGH 50%     |         |            |            |        |
117
------------------------------------------------------------------------------------------------------
118
  NET "DCM_LCD_CLK/CLKIN_IBUFG_OUT" PERIOD  | N/A     |         N/A|         N/A|     N/A|         N/A
119
  = 10 ns HIGH 50%                          |         |            |            |        |
120
------------------------------------------------------------------------------------------------------
121
  NET "CLK_LCD" PERIOD = 160 ns HIGH 50%    | N/A     |         N/A|         N/A|     N/A|         N/A
122
------------------------------------------------------------------------------------------------------
123
 
124
 
125
All constraints were met.
126
INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the
127
   constraint does not cover any paths or that it has no requested value.
128
 
129
 
130
Generating Pad Report.
131
 
132
All signals are completely routed.
133
 
134
Total REAL time to PAR completion: 25 secs
135
Total CPU time to PAR completion: 25 secs
136
 
137
Peak Memory Usage:  196 MB
138
 
139
Placer: Placement generated during map.
140
Routing: Completed - No errors found.
141
Timing: Completed - No errors found.
142
 
143
Number of error messages: 0
144
Number of warning messages: 1
145
Number of info messages: 1
146
 
147
Writing design to file lq057q3dc02_top.ncd
148
 
149
 
150
 
151
PAR done!

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.