OpenCores
URL https://opencores.org/ocsvn/marca/marca/trunk

Subversion Repositories marca

[/] [marca/] [tags/] [INITIAL/] [vhdl/] [code_memory.vhd] - Blame information for rev 8

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 jeunes2
-- megafunction wizard: %ROM: 1-PORT%
2
-- GENERATION: STANDARD
3
-- VERSION: WM1.0
4
-- MODULE: altsyncram 
5
 
6
-- ============================================================
7
-- File Name: code_memory.vhd
8
-- Megafunction Name(s):
9
--                      altsyncram
10
-- ============================================================
11
-- ************************************************************
12
-- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
13
--
14
-- 6.0 Build 202 06/20/2006 SP 1 SJ Web Edition
15
-- ************************************************************
16
 
17
 
18
--Copyright (C) 1991-2006 Altera Corporation
19
--Your use of Altera Corporation's design tools, logic functions 
20
--and other software and tools, and its AMPP partner logic 
21
--functions, and any output files any of the foregoing 
22
--(including device programming or simulation files), and any 
23
--associated documentation or information are expressly subject 
24
--to the terms and conditions of the Altera Program License 
25
--Subscription Agreement, Altera MegaCore Function License 
26
--Agreement, or other applicable license agreement, including, 
27
--without limitation, that your use is for the sole purpose of 
28
--programming logic devices manufactured by Altera and sold by 
29
--Altera or its authorized distributors.  Please refer to the 
30
--applicable agreement for further details.
31
 
32
 
33
LIBRARY ieee;
34
USE ieee.std_logic_1164.all;
35
 
36
LIBRARY altera_mf;
37
USE altera_mf.all;
38
 
39
ENTITY code_memory IS
40
        GENERIC
41
        (
42
                init_file       : STRING
43
        );
44
        PORT
45
        (
46
                address         : IN STD_LOGIC_VECTOR (12 DOWNTO 0);
47
                clken           : IN STD_LOGIC ;
48
                clock           : IN STD_LOGIC ;
49
                q               : OUT STD_LOGIC_VECTOR (15 DOWNTO 0)
50
        );
51
END code_memory;
52
 
53
 
54
ARCHITECTURE SYN OF code_memory IS
55
 
56
        SIGNAL sub_wire0        : STD_LOGIC_VECTOR (15 DOWNTO 0);
57
 
58
 
59
 
60
        COMPONENT altsyncram
61
        GENERIC (
62
                address_aclr_a          : STRING;
63
                init_file               : STRING;
64
                intended_device_family          : STRING;
65
                lpm_hint                : STRING;
66
                lpm_type                : STRING;
67
                numwords_a              : NATURAL;
68
                operation_mode          : STRING;
69
                outdata_aclr_a          : STRING;
70
                outdata_reg_a           : STRING;
71
                widthad_a               : NATURAL;
72
                width_a         : NATURAL;
73
                width_byteena_a         : NATURAL
74
        );
75
        PORT (
76
                        clocken0        : IN STD_LOGIC ;
77
                        clock0  : IN STD_LOGIC ;
78
                        address_a       : IN STD_LOGIC_VECTOR (12 DOWNTO 0);
79
                        q_a     : OUT STD_LOGIC_VECTOR (15 DOWNTO 0)
80
        );
81
        END COMPONENT;
82
 
83
BEGIN
84
        q    <= sub_wire0(15 DOWNTO 0);
85
 
86
        altsyncram_component : altsyncram
87
        GENERIC MAP (
88
                address_aclr_a => "NONE",
89
                init_file => init_file,
90
                intended_device_family => "Cyclone",
91
                lpm_hint => "ENABLE_RUNTIME_MOD=NO",
92
                lpm_type => "altsyncram",
93
                numwords_a => 8192,
94
                operation_mode => "ROM",
95
                outdata_aclr_a => "NONE",
96
                outdata_reg_a => "UNREGISTERED",
97
                widthad_a => 13,
98
                width_a => 16,
99
                width_byteena_a => 1
100
        )
101
        PORT MAP (
102
                clocken0 => clken,
103
                clock0 => clock,
104
                address_a => address,
105
                q_a => sub_wire0
106
        );
107
 
108
 
109
 
110
END SYN;
111
 
112
-- ============================================================
113
-- CNX file retrieval info
114
-- ============================================================
115
-- Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
116
-- Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
117
-- Retrieval info: PRIVATE: AclrByte NUMERIC "0"
118
-- Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
119
-- Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
120
-- Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
121
-- Retrieval info: PRIVATE: BlankMemory NUMERIC "0"
122
-- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "1"
123
-- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "1"
124
-- Retrieval info: PRIVATE: Clken NUMERIC "1"
125
-- Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
126
-- Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
127
-- Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
128
-- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone"
129
-- Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
130
-- Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
131
-- Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
132
-- Retrieval info: PRIVATE: MIFfilename STRING "src/code.mif"
133
-- Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "8192"
134
-- Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
135
-- Retrieval info: PRIVATE: RegAddr NUMERIC "1"
136
-- Retrieval info: PRIVATE: RegOutput NUMERIC "0"
137
-- Retrieval info: PRIVATE: SingleClock NUMERIC "1"
138
-- Retrieval info: PRIVATE: UseDQRAM NUMERIC "0"
139
-- Retrieval info: PRIVATE: WidthAddr NUMERIC "13"
140
-- Retrieval info: PRIVATE: WidthData NUMERIC "16"
141
-- Retrieval info: CONSTANT: ADDRESS_ACLR_A STRING "NONE"
142
-- Retrieval info: CONSTANT: INIT_FILE STRING "src/code.mif"
143
-- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone"
144
-- Retrieval info: CONSTANT: LPM_HINT STRING "ENABLE_RUNTIME_MOD=NO"
145
-- Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
146
-- Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "8192"
147
-- Retrieval info: CONSTANT: OPERATION_MODE STRING "ROM"
148
-- Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
149
-- Retrieval info: CONSTANT: OUTDATA_REG_A STRING "UNREGISTERED"
150
-- Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "13"
151
-- Retrieval info: CONSTANT: WIDTH_A NUMERIC "16"
152
-- Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
153
-- Retrieval info: USED_PORT: address 0 0 12 0 INPUT NODEFVAL address[12..0]
154
-- Retrieval info: USED_PORT: clken 0 0 0 0 INPUT NODEFVAL clken
155
-- Retrieval info: USED_PORT: clock 0 0 0 0 INPUT NODEFVAL clock
156
-- Retrieval info: USED_PORT: q 0 0 16 0 OUTPUT NODEFVAL q[15..0]
157
-- Retrieval info: CONNECT: @address_a 0 0 13 0 address 0 0 13 0
158
-- Retrieval info: CONNECT: q 0 0 16 0 @q_a 0 0 16 0
159
-- Retrieval info: CONNECT: @clock0 0 0 0 0 clock 0 0 0 0
160
-- Retrieval info: CONNECT: @clocken0 0 0 0 0 clken 0 0 0 0
161
-- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
162
-- Retrieval info: GEN_FILE: TYPE_NORMAL code_memory.vhd TRUE
163
-- Retrieval info: GEN_FILE: TYPE_NORMAL code_memory.inc FALSE
164
-- Retrieval info: GEN_FILE: TYPE_NORMAL code_memory.cmp FALSE
165
-- Retrieval info: GEN_FILE: TYPE_NORMAL code_memory.bsf TRUE
166
-- Retrieval info: GEN_FILE: TYPE_NORMAL code_memory_inst.vhd FALSE

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.