1 |
4 |
quickwayne |
# ##############################################################################
|
2 |
|
|
# Created by Base System Builder Wizard for Xilinx EDK 7.1.2 Build EDK_H.12.5.1
|
3 |
|
|
# Fri Jun 23 16:02:16 2006
|
4 |
|
|
# Target Board: Xilinx XUP Virtex-II Pro Development System Rev C
|
5 |
|
|
# Family: virtex2p
|
6 |
|
|
# Device: xc2vp30
|
7 |
|
|
# Package: ff896
|
8 |
|
|
# Speed Grade: -7
|
9 |
|
|
# Processor: Microblaze
|
10 |
|
|
# System clock frequency: 100.000000 MHz
|
11 |
|
|
# Debug interface: On-Chip HW Debug Module
|
12 |
|
|
# On Chip Memory : 64 KB
|
13 |
|
|
# ##############################################################################
|
14 |
|
|
|
15 |
|
|
|
16 |
|
|
PARAMETER VERSION = 2.1.0
|
17 |
|
|
|
18 |
|
|
|
19 |
5 |
quickwayne |
PORT fpga_0_RS232_Uart_1_RX_pin = fpga_0_RS232_Uart_1_RX, DIR = I
|
20 |
|
|
PORT fpga_0_RS232_Uart_1_TX_pin = fpga_0_RS232_Uart_1_TX, DIR = O
|
21 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_CLK_pin = fpga_0_SysACE_CompactFlash_SysACE_CLK, DIR = I
|
22 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_MPA_pin = fpga_0_SysACE_CompactFlash_SysACE_MPA, VEC = [6:0], DIR = O
|
23 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_MPD_pin = fpga_0_SysACE_CompactFlash_SysACE_MPD, VEC = [15:0], DIR = IO
|
24 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_CEN_pin = fpga_0_SysACE_CompactFlash_SysACE_CEN, DIR = O
|
25 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_OEN_pin = fpga_0_SysACE_CompactFlash_SysACE_OEN, DIR = O
|
26 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_WEN_pin = fpga_0_SysACE_CompactFlash_SysACE_WEN, DIR = O
|
27 |
|
|
PORT fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin = fpga_0_SysACE_CompactFlash_SysACE_MPIRQ, DIR = I
|
28 |
|
|
PORT fpga_0_LEDs_4Bit_GPIO_IO_pin = fpga_0_LEDs_4Bit_GPIO_IO, VEC = [0:3], DIR = IO
|
29 |
|
|
PORT fpga_0_DIPSWs_4Bit_GPIO_IO_pin = fpga_0_DIPSWs_4Bit_GPIO_IO, VEC = [0:3], DIR = IO
|
30 |
|
|
PORT fpga_0_PushButtons_5Bit_GPIO_IO_pin = fpga_0_PushButtons_5Bit_GPIO_IO, VEC = [0:4], DIR = IO
|
31 |
|
|
PORT sys_clk_pin = dcm_clk_s, DIR = I, SIGIS = DCMCLK
|
32 |
|
|
PORT sys_rst_pin = sys_rst_s, DIR = I
|
33 |
4 |
quickwayne |
|
34 |
|
|
|
35 |
|
|
BEGIN microblaze
|
36 |
|
|
PARAMETER INSTANCE = microblaze_0
|
37 |
|
|
PARAMETER HW_VER = 4.00.a
|
38 |
|
|
PARAMETER C_DEBUG_ENABLED = 1
|
39 |
|
|
PARAMETER C_NUMBER_OF_PC_BRK = 2
|
40 |
|
|
PARAMETER C_NUMBER_OF_RD_ADDR_BRK = 1
|
41 |
|
|
PARAMETER C_NUMBER_OF_WR_ADDR_BRK = 1
|
42 |
|
|
BUS_INTERFACE DLMB = dlmb
|
43 |
|
|
BUS_INTERFACE ILMB = ilmb
|
44 |
|
|
BUS_INTERFACE DOPB = mb_opb
|
45 |
|
|
BUS_INTERFACE IOPB = mb_opb
|
46 |
|
|
PORT CLK = sys_clk_s
|
47 |
|
|
PORT DBG_CAPTURE = DBG_CAPTURE_s
|
48 |
|
|
PORT DBG_CLK = DBG_CLK_s
|
49 |
|
|
PORT DBG_REG_EN = DBG_REG_EN_s
|
50 |
|
|
PORT DBG_TDI = DBG_TDI_s
|
51 |
|
|
PORT DBG_TDO = DBG_TDO_s
|
52 |
|
|
PORT DBG_UPDATE = DBG_UPDATE_s
|
53 |
|
|
END
|
54 |
|
|
|
55 |
|
|
BEGIN opb_v20
|
56 |
|
|
PARAMETER INSTANCE = mb_opb
|
57 |
|
|
PARAMETER HW_VER = 1.10.c
|
58 |
|
|
PARAMETER C_EXT_RESET_HIGH = 0
|
59 |
|
|
PORT SYS_Rst = sys_rst_s
|
60 |
|
|
PORT OPB_Clk = sys_clk_s
|
61 |
|
|
END
|
62 |
|
|
|
63 |
|
|
BEGIN opb_mdm
|
64 |
|
|
PARAMETER INSTANCE = debug_module
|
65 |
|
|
PARAMETER HW_VER = 2.00.a
|
66 |
|
|
PARAMETER C_MB_DBG_PORTS = 1
|
67 |
|
|
PARAMETER C_USE_UART = 1
|
68 |
|
|
PARAMETER C_UART_WIDTH = 8
|
69 |
|
|
PARAMETER C_BASEADDR = 0x41400000
|
70 |
|
|
PARAMETER C_HIGHADDR = 0x4140ffff
|
71 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
72 |
|
|
PORT OPB_Clk = sys_clk_s
|
73 |
|
|
PORT DBG_CAPTURE_0 = DBG_CAPTURE_s
|
74 |
|
|
PORT DBG_CLK_0 = DBG_CLK_s
|
75 |
|
|
PORT DBG_REG_EN_0 = DBG_REG_EN_s
|
76 |
|
|
PORT DBG_TDI_0 = DBG_TDI_s
|
77 |
|
|
PORT DBG_TDO_0 = DBG_TDO_s
|
78 |
|
|
PORT DBG_UPDATE_0 = DBG_UPDATE_s
|
79 |
|
|
END
|
80 |
|
|
|
81 |
|
|
BEGIN lmb_v10
|
82 |
|
|
PARAMETER INSTANCE = ilmb
|
83 |
|
|
PARAMETER HW_VER = 1.00.a
|
84 |
|
|
PARAMETER C_EXT_RESET_HIGH = 0
|
85 |
|
|
PORT SYS_Rst = sys_rst_s
|
86 |
|
|
PORT LMB_Clk = sys_clk_s
|
87 |
|
|
END
|
88 |
|
|
|
89 |
|
|
BEGIN lmb_v10
|
90 |
|
|
PARAMETER INSTANCE = dlmb
|
91 |
|
|
PARAMETER HW_VER = 1.00.a
|
92 |
|
|
PARAMETER C_EXT_RESET_HIGH = 0
|
93 |
|
|
PORT SYS_Rst = sys_rst_s
|
94 |
|
|
PORT LMB_Clk = sys_clk_s
|
95 |
|
|
END
|
96 |
|
|
|
97 |
|
|
BEGIN lmb_bram_if_cntlr
|
98 |
|
|
PARAMETER INSTANCE = dlmb_cntlr
|
99 |
|
|
PARAMETER HW_VER = 1.00.b
|
100 |
|
|
PARAMETER C_BASEADDR = 0x00000000
|
101 |
|
|
PARAMETER C_HIGHADDR = 0x0000ffff
|
102 |
|
|
BUS_INTERFACE SLMB = dlmb
|
103 |
|
|
BUS_INTERFACE BRAM_PORT = dlmb_port
|
104 |
|
|
END
|
105 |
|
|
|
106 |
|
|
BEGIN lmb_bram_if_cntlr
|
107 |
|
|
PARAMETER INSTANCE = ilmb_cntlr
|
108 |
|
|
PARAMETER HW_VER = 1.00.b
|
109 |
|
|
PARAMETER C_BASEADDR = 0x00000000
|
110 |
|
|
PARAMETER C_HIGHADDR = 0x0000ffff
|
111 |
|
|
BUS_INTERFACE SLMB = ilmb
|
112 |
|
|
BUS_INTERFACE BRAM_PORT = ilmb_port
|
113 |
|
|
END
|
114 |
|
|
|
115 |
|
|
BEGIN bram_block
|
116 |
|
|
PARAMETER INSTANCE = lmb_bram
|
117 |
|
|
PARAMETER HW_VER = 1.00.a
|
118 |
|
|
BUS_INTERFACE PORTA = ilmb_port
|
119 |
|
|
BUS_INTERFACE PORTB = dlmb_port
|
120 |
|
|
END
|
121 |
|
|
|
122 |
|
|
BEGIN opb_uartlite
|
123 |
|
|
PARAMETER INSTANCE = RS232_Uart_1
|
124 |
|
|
PARAMETER HW_VER = 1.00.b
|
125 |
|
|
PARAMETER C_BAUDRATE = 9600
|
126 |
|
|
PARAMETER C_DATA_BITS = 8
|
127 |
|
|
PARAMETER C_ODD_PARITY = 0
|
128 |
|
|
PARAMETER C_USE_PARITY = 0
|
129 |
|
|
PARAMETER C_CLK_FREQ = 100000000
|
130 |
|
|
PARAMETER C_BASEADDR = 0x40600000
|
131 |
|
|
PARAMETER C_HIGHADDR = 0x4060ffff
|
132 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
133 |
|
|
PORT OPB_Clk = sys_clk_s
|
134 |
|
|
PORT RX = fpga_0_RS232_Uart_1_RX
|
135 |
|
|
PORT TX = fpga_0_RS232_Uart_1_TX
|
136 |
|
|
END
|
137 |
|
|
|
138 |
|
|
BEGIN opb_sysace
|
139 |
|
|
PARAMETER INSTANCE = SysACE_CompactFlash
|
140 |
|
|
PARAMETER HW_VER = 1.00.c
|
141 |
|
|
PARAMETER C_MEM_WIDTH = 16
|
142 |
|
|
PARAMETER C_BASEADDR = 0x41800000
|
143 |
|
|
PARAMETER C_HIGHADDR = 0x4180ffff
|
144 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
145 |
|
|
PORT OPB_Clk = sys_clk_s
|
146 |
|
|
PORT SysACE_CLK = fpga_0_SysACE_CompactFlash_SysACE_CLK
|
147 |
|
|
PORT SysACE_MPA = fpga_0_SysACE_CompactFlash_SysACE_MPA
|
148 |
|
|
PORT SysACE_MPD = fpga_0_SysACE_CompactFlash_SysACE_MPD
|
149 |
|
|
PORT SysACE_CEN = fpga_0_SysACE_CompactFlash_SysACE_CEN
|
150 |
|
|
PORT SysACE_OEN = fpga_0_SysACE_CompactFlash_SysACE_OEN
|
151 |
|
|
PORT SysACE_WEN = fpga_0_SysACE_CompactFlash_SysACE_WEN
|
152 |
|
|
PORT SysACE_MPIRQ = fpga_0_SysACE_CompactFlash_SysACE_MPIRQ
|
153 |
|
|
END
|
154 |
|
|
|
155 |
|
|
BEGIN opb_gpio
|
156 |
|
|
PARAMETER INSTANCE = LEDs_4Bit
|
157 |
|
|
PARAMETER HW_VER = 3.01.b
|
158 |
|
|
PARAMETER C_GPIO_WIDTH = 4
|
159 |
|
|
PARAMETER C_IS_DUAL = 0
|
160 |
|
|
PARAMETER C_IS_BIDIR = 0
|
161 |
|
|
PARAMETER C_ALL_INPUTS = 0
|
162 |
|
|
PARAMETER C_BASEADDR = 0x40020000
|
163 |
|
|
PARAMETER C_HIGHADDR = 0x4002ffff
|
164 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
165 |
|
|
PORT OPB_Clk = sys_clk_s
|
166 |
|
|
PORT GPIO_IO = fpga_0_LEDs_4Bit_GPIO_IO
|
167 |
|
|
END
|
168 |
|
|
|
169 |
|
|
BEGIN opb_gpio
|
170 |
|
|
PARAMETER INSTANCE = DIPSWs_4Bit
|
171 |
|
|
PARAMETER HW_VER = 3.01.b
|
172 |
|
|
PARAMETER C_GPIO_WIDTH = 4
|
173 |
|
|
PARAMETER C_IS_DUAL = 0
|
174 |
|
|
PARAMETER C_IS_BIDIR = 1
|
175 |
|
|
PARAMETER C_ALL_INPUTS = 1
|
176 |
|
|
PARAMETER C_BASEADDR = 0x40040000
|
177 |
|
|
PARAMETER C_HIGHADDR = 0x4004ffff
|
178 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
179 |
|
|
PORT OPB_Clk = sys_clk_s
|
180 |
|
|
PORT GPIO_IO = fpga_0_DIPSWs_4Bit_GPIO_IO
|
181 |
|
|
END
|
182 |
|
|
|
183 |
|
|
BEGIN opb_gpio
|
184 |
|
|
PARAMETER INSTANCE = PushButtons_5Bit
|
185 |
|
|
PARAMETER HW_VER = 3.01.b
|
186 |
|
|
PARAMETER C_GPIO_WIDTH = 5
|
187 |
|
|
PARAMETER C_IS_DUAL = 0
|
188 |
|
|
PARAMETER C_IS_BIDIR = 1
|
189 |
|
|
PARAMETER C_ALL_INPUTS = 1
|
190 |
|
|
PARAMETER C_BASEADDR = 0x40000000
|
191 |
|
|
PARAMETER C_HIGHADDR = 0x4000ffff
|
192 |
|
|
BUS_INTERFACE SOPB = mb_opb
|
193 |
|
|
PORT OPB_Clk = sys_clk_s
|
194 |
|
|
PORT GPIO_IO = fpga_0_PushButtons_5Bit_GPIO_IO
|
195 |
|
|
END
|
196 |
|
|
|
197 |
|
|
BEGIN dcm_module
|
198 |
|
|
PARAMETER INSTANCE = dcm_0
|
199 |
|
|
PARAMETER HW_VER = 1.00.a
|
200 |
|
|
PARAMETER C_CLK0_BUF = TRUE
|
201 |
|
|
PARAMETER C_CLKIN_PERIOD = 10.000000
|
202 |
|
|
PARAMETER C_CLK_FEEDBACK = 1X
|
203 |
|
|
PARAMETER C_EXT_RESET_HIGH = 1
|
204 |
|
|
PORT CLKIN = dcm_clk_s
|
205 |
|
|
PORT CLK0 = sys_clk_s
|
206 |
|
|
PORT CLKFB = sys_clk_s
|
207 |
|
|
PORT RST = net_gnd
|
208 |
|
|
PORT LOCKED = dcm_0_lock
|
209 |
|
|
END
|
210 |
|
|
|
211 |
|
|
BEGIN bram_block
|
212 |
|
|
PARAMETER INSTANCE = data_bram_0
|
213 |
|
|
PARAMETER HW_VER = 1.00.a
|
214 |
|
|
PARAMETER C_MEMSIZE = 16384
|
215 |
|
|
BUS_INTERFACE PORTA = data_bram_0_port
|
216 |
|
|
END
|
217 |
|
|
|
218 |
|
|
BEGIN lmb_bram_if_cntlr
|
219 |
|
|
PARAMETER INSTANCE = data_bram_if_cntlr_0
|
220 |
|
|
PARAMETER HW_VER = 1.00.b
|
221 |
|
|
PARAMETER C_BASEADDR = 0x70000000
|
222 |
|
|
PARAMETER C_HIGHADDR = 0x7000ffff
|
223 |
|
|
BUS_INTERFACE SLMB = dlmb
|
224 |
|
|
BUS_INTERFACE BRAM_PORT = data_bram_0_port
|
225 |
|
|
END
|
226 |
|
|
|
227 |
|
|
BEGIN bram_block
|
228 |
|
|
PARAMETER INSTANCE = data_bram_1
|
229 |
|
|
PARAMETER HW_VER = 1.00.a
|
230 |
|
|
PARAMETER C_MEMSIZE = 16384
|
231 |
|
|
BUS_INTERFACE PORTA = data_bram_1_port
|
232 |
|
|
END
|
233 |
|
|
|
234 |
|
|
BEGIN lmb_bram_if_cntlr
|
235 |
|
|
PARAMETER INSTANCE = data_bram_if_cntlr_1
|
236 |
|
|
PARAMETER HW_VER = 1.00.b
|
237 |
|
|
PARAMETER C_BASEADDR = 0x70010000
|
238 |
|
|
PARAMETER C_HIGHADDR = 0x7001ffff
|
239 |
|
|
BUS_INTERFACE SLMB = dlmb
|
240 |
|
|
BUS_INTERFACE BRAM_PORT = data_bram_1_port
|
241 |
|
|
END
|
242 |
|
|
|