OpenCores
URL https://opencores.org/ocsvn/mem_ctrl/mem_ctrl/trunk

Subversion Repositories mem_ctrl

[/] [mem_ctrl/] [trunk/] [rtl/] [verilog/] [mc_wb_if.v] - Blame information for rev 16

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 rudi
/////////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  WISHBONE Memory Controller                                 ////
4
////  WISHBONE Interface                                         ////
5
////                                                             ////
6
////                                                             ////
7
////  Author: Rudolf Usselmann                                   ////
8
////          rudi@asics.ws                                      ////
9
////                                                             ////
10
////                                                             ////
11
////  Downloaded from: http://www.opencores.org/cores/mem_ctrl/  ////
12
////                                                             ////
13
/////////////////////////////////////////////////////////////////////
14
////                                                             ////
15
//// Copyright (C) 2000 Rudolf Usselmann                         ////
16
////                    rudi@asics.ws                            ////
17
////                                                             ////
18
//// This source file may be used and distributed without        ////
19
//// restriction provided that this copyright statement is not   ////
20
//// removed from the file and that any derivative work contains ////
21
//// the original copyright notice and the associated disclaimer.////
22
////                                                             ////
23
////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     ////
24
//// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   ////
25
//// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   ////
26
//// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      ////
27
//// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         ////
28
//// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    ////
29
//// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   ////
30
//// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        ////
31
//// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  ////
32
//// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  ////
33
//// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  ////
34
//// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         ////
35
//// POSSIBILITY OF SUCH DAMAGE.                                 ////
36
////                                                             ////
37
/////////////////////////////////////////////////////////////////////
38
 
39
//  CVS Log
40
//
41 16 rudi
//  $Id: mc_wb_if.v,v 1.4 2001-11-29 02:16:28 rudi Exp $
42 4 rudi
//
43 16 rudi
//  $Date: 2001-11-29 02:16:28 $
44
//  $Revision: 1.4 $
45 4 rudi
//  $Author: rudi $
46
//  $Locker:  $
47
//  $State: Exp $
48
//
49
// Change History:
50
//               $Log: not supported by cvs2svn $
51 16 rudi
//               Revision 1.3  2001/09/24 00:38:21  rudi
52
//
53
//               Changed Reset to be active high and async.
54
//
55 12 rudi
//               Revision 1.2  2001/08/10 08:16:21  rudi
56
//
57
//               - Changed IO names to be more clear.
58
//               - Uniquifyed define names to be core specific.
59
//               - Removed "Refresh Early" configuration
60
//
61 8 rudi
//               Revision 1.1  2001/07/29 07:34:41  rudi
62
//
63
//
64
//               1) Changed Directory Structure
65
//               2) Fixed several minor bugs
66
//
67 4 rudi
//               Revision 1.3  2001/06/12 15:19:49  rudi
68
//
69
//
70 16 rudi
//              Minor changes after running lint, and a small bug
71
//              fix reading csr and ba_mask registers.
72 4 rudi
//
73
//               Revision 1.2  2001/06/03 11:37:17  rudi
74
//
75
//
76
//               1) Fixed Chip Select Mask Register
77
//                      - Power On Value is now all ones
78
//                      - Comparison Logic is now correct
79
//
80
//               2) All resets are now asynchronous
81
//
82
//               3) Converted Power On Delay to an configurable item
83
//
84
//               4) Added reset to Chip Select Output Registers
85
//
86
//               5) Forcing all outputs to Hi-Z state during reset
87
//
88
//               Revision 1.1.1.1  2001/05/13 09:39:47  rudi
89
//               Created Directory Structure
90
//
91
//
92
//
93
//
94
 
95
`include "mc_defines.v"
96
 
97
module mc_wb_if(clk, rst,
98
                wb_addr_i, wb_cyc_i, wb_stb_i, wb_we_i, wb_err, wb_ack_o,
99
                wb_read_go, wb_write_go,
100 16 rudi
                wb_first, wb_wait, mem_ack, wr_hold,
101
                err, par_err, wp_err,
102
                wb_data_o, mem_dout, rf_dout);
103 4 rudi
 
104
input           clk, rst;
105
input   [31:0]   wb_addr_i;
106
input           wb_cyc_i;
107
input           wb_stb_i;
108
input           wb_we_i;
109 16 rudi
output          wb_err;
110 4 rudi
output          wb_ack_o;
111
output          wb_read_go;
112
output          wb_write_go;
113
output          wb_first;
114
output          wb_wait;
115
input           mem_ack;
116
output          wr_hold;
117 16 rudi
input           err, par_err, wp_err;
118
output  [31:0]   wb_data_o;
119
input   [31:0]   mem_dout, rf_dout;
120 4 rudi
 
121
////////////////////////////////////////////////////////////////////
122
//
123
// Local Wires and Registers
124
//
125
 
126
wire            mem_sel;
127
reg             read_go_r;
128
reg             read_go_r1;
129
reg             write_go_r;
130
reg             write_go_r1;
131
reg             wb_first_r;
132
wire            wb_first_set;
133
reg             wr_hold;
134
wire            rmw;
135
reg             rmw_r;
136
reg             rmw_en;
137 16 rudi
reg             wb_ack_o;
138
reg             wb_err;
139
reg     [31:0]   wb_data_o;
140 4 rudi
 
141
////////////////////////////////////////////////////////////////////
142
//
143
// Memory Go Logic
144
//
145
 
146 8 rudi
assign mem_sel = `MC_MEM_SEL;
147 4 rudi
 
148 12 rudi
always @(posedge clk or posedge rst)
149
        if(rst)                 rmw_en <= #1 1'b0;
150 4 rudi
        else
151 16 rudi
        if(wb_ack_o)            rmw_en <= #1 1'b1;
152 4 rudi
        else
153
        if(!wb_cyc_i)           rmw_en <= #1 1'b0;
154
 
155
always @(posedge clk)
156
        rmw_r <= #1 !wr_hold & wb_we_i & wb_cyc_i & wb_stb_i & rmw_en;
157
 
158
assign rmw = rmw_r | (!wr_hold & wb_we_i & wb_cyc_i & wb_stb_i & rmw_en);
159
 
160
always @(posedge clk)
161 16 rudi
        read_go_r1 <= #1 !rmw & wb_cyc_i &
162
                        ((wb_stb_i & mem_sel & !wb_we_i) | read_go_r);
163 4 rudi
 
164
always @(posedge clk)
165
        read_go_r <= #1 read_go_r1 & wb_cyc_i;
166
 
167 16 rudi
assign  wb_read_go = !rmw & read_go_r1 & wb_cyc_i;
168 4 rudi
 
169
always @(posedge clk)
170
        write_go_r1 <= #1 wb_cyc_i & ((wb_stb_i & mem_sel & wb_we_i) | write_go_r);
171
 
172
always @(posedge clk)
173
        write_go_r <= #1 write_go_r1 & wb_cyc_i &
174
                        ((wb_we_i & wb_stb_i) | !wb_stb_i);
175
 
176 16 rudi
assign wb_write_go =    !rmw & write_go_r1 & wb_cyc_i &
177 4 rudi
                        ((wb_we_i & wb_stb_i) | !wb_stb_i);
178
 
179
assign wb_first_set = mem_sel & wb_cyc_i & wb_stb_i & !(read_go_r | write_go_r);
180 16 rudi
assign wb_first = wb_first_set | (wb_first_r & !wb_ack_o & !wb_err);
181 4 rudi
 
182 12 rudi
always @(posedge clk or posedge rst)
183
        if(rst)                 wb_first_r <= #1 1'b0;
184 4 rudi
        else
185
        if(wb_first_set)        wb_first_r <= #1 1'b1;
186
        else
187 16 rudi
        if(wb_ack_o | wb_err)   wb_first_r <= #1 1'b0;
188 4 rudi
 
189
always @(posedge clk)
190
        if(wb_cyc_i & wb_stb_i) wr_hold <= #1 wb_we_i;
191
 
192
////////////////////////////////////////////////////////////////////
193
//
194
// WB Ack
195
//
196
 
197 16 rudi
always @(posedge clk)
198
        wb_ack_o <= #1 `MC_MEM_SEL ? mem_ack :
199
                        `MC_REG_SEL & wb_cyc_i & wb_stb_i & !wb_ack_o;
200 4 rudi
 
201 16 rudi
always @(posedge clk)
202
        wb_err <= #1 wb_cyc_i & wb_stb_i & `MC_MEM_SEL &
203
                        (par_err | err | wp_err) & !wb_err;
204
 
205 4 rudi
////////////////////////////////////////////////////////////////////
206
//
207
// Memory Wait Logic
208
//
209
 
210
assign wb_wait = wb_cyc_i & !wb_stb_i & (wb_write_go | wb_read_go);
211
 
212 16 rudi
////////////////////////////////////////////////////////////////////
213
//
214
// WISHBONE Data Output
215
//
216
 
217
always @(posedge clk)
218
        wb_data_o <= #1 `MC_MEM_SEL ? mem_dout : rf_dout;
219
 
220 4 rudi
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.