OpenCores
URL https://opencores.org/ocsvn/mips789/mips789/trunk

Subversion Repositories mips789

[/] [mips789/] [branches/] [avendor/] [synplify_prj/] [mips_sys.prj] - Blame information for rev 51

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 10 mcupro
#-- Synplicity, Inc.
2
#-- Version Synplify Pro 8.1
3
#-- Project file F:\a\syn\mips_sys.prj
4
#-- Written on Thu Sep 20 09:14:09 2007
5
 
6
 
7
#add_file options
8
add_file -verilog "../rtl/verilog/ctl_fsm.v"
9
add_file -verilog "../rtl/verilog/decode_pipe.v"
10
add_file -verilog "../rtl/verilog/dvc.v"
11
add_file -verilog "../rtl/verilog/EXEC_stage.v"
12
add_file -verilog "../rtl/verilog/fifo.v"
13
add_file -verilog "../rtl/verilog/forward.v"
14
add_file -_include "../rtl/verilog/include.h"
15
add_file -verilog "../rtl/verilog/mem_module.v"
16
add_file -verilog "../rtl/verilog/mips_core.v"
17
add_file -verilog "../rtl/verilog/mips_dvc.v"
18
add_file -verilog "../rtl/verilog/mips_sys.v"
19
add_file -verilog "../rtl/verilog/mips_uart.v"
20
add_file -verilog "../rtl/verilog/ram_module.v"
21
add_file -verilog "../rtl/verilog/RF_components.v"
22
add_file -verilog "../rtl/verilog/RF_stage.v"
23
add_file -verilog "../rtl/verilog/sim_ram.v"
24
add_file -verilog "../rtl/verilog/tools.v"
25
add_file -verilog "../rtl/verilog/altera/ram_module.v"
26
add_file -verilog "../rtl/verilog/altera/mips_top.v"
27
add_file -verilog "../rtl/verilog/altera/ram2048x8_0.v"
28
add_file -verilog "../rtl/verilog/altera/ram2048x8_1.v"
29
add_file -verilog "../rtl/verilog/altera/ram2048x8_2.v"
30
add_file -verilog "../rtl/verilog/altera/ram2048x8_3.v"
31
add_file -verilog "../rtl/verilog/altera/mips_pll.v"
32
add_file -verilog "../rtl/verilog/altera/fifo512_cyclone.v"
33
 
34
 
35
#implementation: "mips_sys"
36
impl -add mips_sys
37
 
38
#device options
39
set_option -technology CYCLONE
40
set_option -part EP1C6
41
set_option -package QC240
42
set_option -speed_grade -6
43
 
44
#compilation/mapping options
45
set_option -default_enum_encoding onehot
46
set_option -symbolic_fsm_compiler 1
47
set_option -resource_sharing 1
48
set_option -use_fsm_explorer 1
49
set_option -top_module "mips_sys"
50
 
51
#map options
52
set_option -frequency auto
53
set_option -run_prop_extract 0
54
set_option -fanout_limit 30
55
set_option -disable_io_insertion 0
56
set_option -verification_mode 0
57
set_option -pipe 1
58
set_option -update_models_cp 0
59
set_option -retiming 0
60
set_option -fixgatedclocks 0
61
set_option -no_sequential_opt 0
62
 
63
#simulation options
64
set_option -write_verilog 0
65
set_option -write_vhdl 0
66
 
67
#VIF options
68
set_option -write_vif 1
69
 
70
#automatic place and route (vendor) options
71
set_option -write_apr_constraint 1
72
 
73
#set result format/file last
74
project -result_file "mips_sys/mips_sys.vqm"
75
 
76
#
77
#implementation attributes
78
 
79
set_option -vlog_std v2001
80
set_option -dup 0
81
set_option -project_relative_includes 1
82
 
83
#par_1 attributes
84
set_option -job par_1 -add par
85
set_option -job par_1 -option enable_run 1
86
set_option -job par_1 -option run_backannotation 0
87
 
88
 
89
#implementation: "mips_top"
90
impl -add mips_top
91
 
92
#device options
93
set_option -technology CYCLONE
94
set_option -part EP1C6
95
set_option -package QC240
96
set_option -speed_grade -6
97
 
98
#compilation/mapping options
99
set_option -default_enum_encoding onehot
100
set_option -symbolic_fsm_compiler 1
101
set_option -resource_sharing 1
102
set_option -use_fsm_explorer 0
103
set_option -top_module "mips_top"
104
 
105
#map options
106
set_option -frequency auto
107
set_option -run_prop_extract 0
108
set_option -fanout_limit 30
109
set_option -disable_io_insertion 0
110
set_option -verification_mode 0
111
set_option -pipe 1
112
set_option -update_models_cp 0
113
set_option -retiming 1
114
set_option -fixgatedclocks 0
115
set_option -no_sequential_opt 0
116
 
117
#simulation options
118
set_option -write_verilog 0
119
set_option -write_vhdl 0
120
 
121
#VIF options
122
set_option -write_vif 1
123
 
124
#automatic place and route (vendor) options
125
set_option -write_apr_constraint 1
126
 
127
#set result format/file last
128
project -result_file "mips_top/mips_top.vqm"
129
 
130
#
131
#implementation attributes
132
 
133
set_option -vlog_std v2001
134
set_option -dup 0
135
set_option -project_relative_includes 1
136
 
137
#par_1 attributes
138
set_option -job par_1 -add par
139
set_option -job par_1 -option run_backannotation 0
140
 
141
 
142
#implementation: "mips_core"
143
impl -add mips_core
144
 
145
#device options
146
set_option -technology CYCLONE
147
set_option -part EP1C6
148
set_option -package QC240
149
set_option -speed_grade -6
150
 
151
#compilation/mapping options
152
set_option -default_enum_encoding onehot
153
set_option -symbolic_fsm_compiler 1
154
set_option -resource_sharing 1
155
set_option -use_fsm_explorer 0
156
set_option -top_module "mips_core"
157
 
158
#map options
159
set_option -frequency auto
160
set_option -run_prop_extract 0
161
set_option -fanout_limit 30
162
set_option -disable_io_insertion 0
163
set_option -verification_mode 0
164
set_option -pipe 1
165
set_option -update_models_cp 0
166
set_option -retiming 1
167
set_option -fixgatedclocks 0
168
set_option -no_sequential_opt 0
169
 
170
#simulation options
171
set_option -write_verilog 0
172
set_option -write_vhdl 0
173
 
174
#VIF options
175
set_option -write_vif 1
176
 
177
#automatic place and route (vendor) options
178
set_option -write_apr_constraint 1
179
 
180
#set result format/file last
181
project -result_file "mips_core/mips_core.vqm"
182
 
183
#
184
#implementation attributes
185
 
186
set_option -vlog_std v2001
187
set_option -dup 0
188
set_option -project_relative_includes 1
189
 
190
#par_1 attributes
191
set_option -job par_1 -add par
192
set_option -job par_1 -option run_backannotation 0
193
impl -active "mips_sys"

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.