OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [README.md] - Blame information for rev 71

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 50 zero_gravi
[![NEORV32](https://raw.githubusercontent.com/stnolting/neorv32/master/docs/figures/neorv32_logo_dark.png)](https://github.com/stnolting/neorv32)
2 2 zero_gravi
 
3 37 zero_gravi
# The NEORV32 RISC-V Processor
4
 
5 59 zero_gravi
[![datasheet (pdf)](https://img.shields.io/badge/data%20sheet-PDF-ffbd00?longCache=true&style=flat-square&logo=asciidoctor)](https://github.com/stnolting/neorv32/releases/tag/nightly)
6 60 zero_gravi
[![datasheet (html)](https://img.shields.io/badge/-HTML-ffbd00?longCache=true&style=flat-square)](https://stnolting.github.io/neorv32)
7
[![userguide (pdf)](https://img.shields.io/badge/user%20guide-PDF-ffbd00?longCache=true&style=flat-square&logo=asciidoctor)](https://github.com/stnolting/neorv32/releases/tag/nightly)
8
[![userguide (html)](https://img.shields.io/badge/-HTML-ffbd00?longCache=true&style=flat-square)](https://stnolting.github.io/neorv32/ug)
9 59 zero_gravi
[![doxygen](https://img.shields.io/badge/doxygen-HTML-ffbd00?longCache=true&style=flat-square&logo=Doxygen)](https://stnolting.github.io/neorv32/sw/files.html)
10 67 zero_gravi
[![Gitter](https://img.shields.io/badge/Chat-on%20gitter-4db797.svg?longCache=true&style=flat-square&logo=gitter&logoColor=e8ecef)](https://gitter.im/neorv32/community?utm_source=badge&utm_medium=badge&utm_campaign=pr-badge&utm_content=badge)
11 2 zero_gravi
 
12 64 zero_gravi
1. [Overview](#1-Overview)
13 69 zero_gravi
   * [Key Features](#Project-Key-Features)
14
   * [Status](#status)
15 64 zero_gravi
2. [Processor/SoC Features](#2-NEORV32-Processor-Features)
16 69 zero_gravi
   * [FPGA Implementation Results](#FPGA-Implementation-Results---Processor)
17 64 zero_gravi
3. [CPU Features](#3-NEORV32-CPU-Features)
18 69 zero_gravi
   * [Available ISA Extensions](#Available-ISA-Extensions)
19
   * [FPGA Implementation Results](#FPGA-Implementation-Results---CPU)
20
   * [Performance](#Performance)
21 64 zero_gravi
4. [Software Framework & Tooling](#4-Software-Framework-and-Tooling)
22
5. [**Getting Started**](#5-Getting-Started) :rocket:
23 2 zero_gravi
 
24
 
25 60 zero_gravi
 
26 64 zero_gravi
## 1. Overview
27 2 zero_gravi
 
28 54 zero_gravi
![neorv32 Overview](https://raw.githubusercontent.com/stnolting/neorv32/master/docs/figures/neorv32_processor.png)
29
 
30 71 zero_gravi
The NEORV32 Processor is a **customizable microcontroller-like system on chip (SoC)** that is based on the
31
[RISC-V](https://riscv.org/) NEORV32 CPU.
32 59 zero_gravi
The project is intended as auxiliary processor in larger SoC designs or as *ready-to-go* stand-alone
33 69 zero_gravi
custom microcontroller that even fits into a Lattice iCE40 UltraPlus 5k low-power FPGA running at 24 MHz.
34 2 zero_gravi
 
35 66 zero_gravi
Special focus is paid on **execution safety** to provide defined and predictable behavior at any time.
36
Therefore, the CPU ensures that all memory access are acknowledged and no invalid/malformed instructions
37 69 zero_gravi
are executed. Whenever an unexpected situation occurs the application code is informed via precise and resumable hardware exceptions.
38 66 zero_gravi
 
39 70 zero_gravi
:interrobang: Want to know more? Check out the [project's rationale](https://stnolting.github.io/neorv32/#_rationale).
40 61 zero_gravi
 
41 69 zero_gravi
:books: For detailed information take a look at the [NEORV32 documentation](https://stnolting.github.io/neorv32/) (online at GitHub-pages).
42 45 zero_gravi
 
43 59 zero_gravi
:label: The project's change log is available in [`CHANGELOG.md`](https://github.com/stnolting/neorv32/blob/master/CHANGELOG.md).
44 69 zero_gravi
To see the changes between _official releases_ visit the project's [release page](https://github.com/stnolting/neorv32/releases).
45 11 zero_gravi
 
46 71 zero_gravi
:package: [**Exemplary setups**](https://github.com/stnolting/neorv32-setups) targeting
47 69 zero_gravi
various FPGA boards and toolchains to get you started.
48 56 zero_gravi
 
49 69 zero_gravi
:kite: Supported by upstream [Zephyr OS](https://docs.zephyrproject.org/latest/boards/riscv/neorv32/doc/index.html) and FreeRTOS.
50 65 zero_gravi
 
51 59 zero_gravi
:bulb: Feel free to open a [new issue](https://github.com/stnolting/neorv32/issues) or start a
52 62 zero_gravi
[new discussion](https://github.com/stnolting/neorv32/discussions) if you have questions, comments, ideas or if something is
53 67 zero_gravi
not working as expected. Or have a chat on our [gitter channel](https://gitter.im/neorv32/community).
54 69 zero_gravi
See how to [contribute](https://github.com/stnolting/neorv32/blob/master/CONTRIBUTING.md).
55 47 zero_gravi
 
56 68 zero_gravi
:rocket: Check out the [quick links below](#5-Getting-Started) or directly jump to the
57 60 zero_gravi
[*User Guide*](https://stnolting.github.io/neorv32/ug/) to get started
58 59 zero_gravi
setting up your NEORV32 setup!
59 51 zero_gravi
 
60 2 zero_gravi
 
61 59 zero_gravi
### Project Key Features
62 15 zero_gravi
 
63 70 zero_gravi
- [x] all-in-one package: **CPU** plus **SoC** plus **Software Framework & Tooling**
64 64 zero_gravi
- [x] completely described in behavioral, platform-independent VHDL - no primitives, macros, etc.
65 69 zero_gravi
- [x] be as small as possible while being as RISC-V-compliant as possible
66 70 zero_gravi
- [x] from zero to `printf("hello world!");` - completely open source and documented
67 64 zero_gravi
- [x] easy to use even for FPGA/RISC-V starters – intended to work *out of the box*
68 22 zero_gravi
 
69 69 zero_gravi
 
70
### Status
71
 
72
[![release](https://img.shields.io/github/v/release/stnolting/neorv32?longCache=true&style=flat-square&logo=GitHub)](https://github.com/stnolting/neorv32/releases)
73
[![GitHub Pages](https://img.shields.io/website.svg?label=stnolting.github.io%2Fneorv32&longCache=true&style=flat-square&url=http%3A%2F%2Fstnolting.github.io%2Fneorv32%2Findex.html&logo=GitHub)](https://stnolting.github.io/neorv32)
74 71 zero_gravi
\
75 69 zero_gravi
[![Documentation](https://img.shields.io/github/workflow/status/stnolting/neorv32/Documentation/master?longCache=true&style=flat-square&label=Documentation&logo=Github%20Actions&logoColor=fff)](https://github.com/stnolting/neorv32/actions?query=workflow%3ADocumentation)
76
[![riscv-arch-test](https://img.shields.io/github/workflow/status/stnolting/neorv32/riscv-arch-test/master?longCache=true&style=flat-square&label=riscv-arch-test&logo=Github%20Actions&logoColor=fff)](https://github.com/stnolting/neorv32/actions?query=workflow%3Ariscv-arch-test)
77
[![Processor](https://img.shields.io/github/workflow/status/stnolting/neorv32/Processor/master?longCache=true&style=flat-square&label=Processor&logo=Github%20Actions&logoColor=fff)](https://github.com/stnolting/neorv32/actions?query=workflow%3AProcessor)
78
 
79 59 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
80 2 zero_gravi
 
81
 
82 64 zero_gravi
## 2. NEORV32 Processor Features
83 3 zero_gravi
 
84 70 zero_gravi
The NEORV32 Processor provides a full-featured microcontroller-like SoC build around the NEORV32 CPU. It is highly configurable
85
via generics to allow a flexible customization according to your needs. Note that all modules listed below are _optional_.
86 2 zero_gravi
 
87 60 zero_gravi
**Memory**
88 2 zero_gravi
 
89 60 zero_gravi
* processor-internal data and instruction memories ([DMEM](https://stnolting.github.io/neorv32/#_data_memory_dmem) /
90
[IMEM](https://stnolting.github.io/neorv32/#_instruction_memory_imem)) &
91
cache ([iCACHE](https://stnolting.github.io/neorv32/#_processor_internal_instruction_cache_icache))
92 70 zero_gravi
* pre-installed bootloader ([BOOTLDROM](https://stnolting.github.io/neorv32/#_bootloader_rom_bootrom)) with serial user interface
93 68 zero_gravi
  * allows booting application code via UART or from external SPI flash
94 11 zero_gravi
 
95 60 zero_gravi
**Timers**
96 11 zero_gravi
 
97 67 zero_gravi
* machine system timer, 64-bit ([MTIME](https://stnolting.github.io/neorv32/#_machine_system_timer_mtime)), RISC-V spec. compatible
98
* general purpose 32-bit timer ([GPTMR](https://stnolting.github.io/neorv32/#_general_purpose_timer_gptmr))
99 60 zero_gravi
* watchdog timer ([WDT](https://stnolting.github.io/neorv32/#_watchdog_timer_wdt))
100 11 zero_gravi
 
101 69 zero_gravi
**Input/Output**
102 56 zero_gravi
 
103 60 zero_gravi
* standard serial interfaces
104
([UART](https://stnolting.github.io/neorv32/#_primary_universal_asynchronous_receiver_and_transmitter_uart0),
105
[SPI](https://stnolting.github.io/neorv32/#_serial_peripheral_interface_controller_spi),
106 70 zero_gravi
[TWI](https://stnolting.github.io/neorv32/#_two_wire_serial_interface_controller_twi))
107 60 zero_gravi
* general purpose [GPIO](https://stnolting.github.io/neorv32/#_general_purpose_input_and_output_port_gpio) and
108
[PWM](https://stnolting.github.io/neorv32/#_pulse_width_modulation_controller_pwm)
109 70 zero_gravi
* smart LED interface ([NEOLED](https://stnolting.github.io/neorv32/#_smart_led_interface_neoled)) to directly control NeoPixel(TM) LEDs
110 2 zero_gravi
 
111 69 zero_gravi
**SoC Connectivity**
112 47 zero_gravi
 
113 59 zero_gravi
* 32-bit external bus interface, Wishbone b4 compatible
114
([WISHBONE](https://stnolting.github.io/neorv32/#_processor_external_memory_interface_wishbone_axi4_lite))
115 63 zero_gravi
  * [wrapper](https://github.com/stnolting/neorv32/blob/master/rtl/system_integration/neorv32_SystemTop_axi4lite.vhd) for AXI4-Lite master interface
116 65 zero_gravi
  * [wrapper](https://github.com/stnolting/neorv32/blob/master/rtl/system_integration/neorv32_SystemTop_AvalonMM.vhd) for Avalon-MM master interface
117 64 zero_gravi
* 32-bit stream link interface with up to 8 independent RX and TX links
118 61 zero_gravi
([SLINK](https://stnolting.github.io/neorv32/#_stream_link_interface_slink))
119
  * AXI4-Stream compatible
120
* external interrupt controller with up to 32 channels
121
([XIRQ](https://stnolting.github.io/neorv32/#_external_interrupt_controller_xirq))
122 60 zero_gravi
 
123
**Advanced**
124
 
125 70 zero_gravi
* on-chip debugger ([OCD](https://stnolting.github.io/neorv32/#_on_chip_debugger_ocd)) accessible via JTAG interface - implementing
126
the "Minimal RISC-V Debug Specification Version 0.13.2" and compatible with **OpenOCD** + **gdb** and **Segger Embedded Studio**
127 60 zero_gravi
* _true random_ number generator ([TRNG](https://stnolting.github.io/neorv32/#_true_random_number_generator_trng))
128 70 zero_gravi
* execute in place module ([XIP](https://stnolting.github.io/neorv32/#_execute_in_place_module_xip)) to directly execute code from SPI flash
129
* custom functions subsystem ([CFS](https://stnolting.github.io/neorv32/#_custom_functions_subsystem_cfs))
130
for tightly-coupled custom co-processor extensions and interfaces
131 47 zero_gravi
 
132 56 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
133 47 zero_gravi
 
134 56 zero_gravi
 
135 60 zero_gravi
### FPGA Implementation Results - Processor
136 47 zero_gravi
 
137 68 zero_gravi
The hardware resources used by a specific processor setup is defined by the implemented CPU extensions,
138
the configuration of the peripheral modules and some "glue logic".
139
Section [_FPGA Implementation Results - Processor Modules_](https://stnolting.github.io/neorv32/#_processor_modules)
140 64 zero_gravi
of the online datasheet shows the resource utilization of each optional processor module to allow an
141 62 zero_gravi
estimation of the actual setup's hardware requirements.
142 2 zero_gravi
 
143 71 zero_gravi
:bulb: The [`neorv32-setups`](https://github.com/stnolting/neorv32-setups) repository provides exemplary FPGA
144 64 zero_gravi
setups targeting various FPGA boards and toolchains. These setups also provide resource utilization reports for different
145 69 zero_gravi
SoC configurations. The latest utilization reports for those setups can be found in the report of the
146 71 zero_gravi
[Implementation Workflow](https://github.com/stnolting/neorv32-setups/actions/workflows/Implementation.yml).
147 56 zero_gravi
 
148
[[back to top](#The-NEORV32-RISC-V-Processor)]
149 47 zero_gravi
 
150 56 zero_gravi
 
151 47 zero_gravi
 
152 64 zero_gravi
## 3. NEORV32 CPU Features
153 47 zero_gravi
 
154 70 zero_gravi
The NEORV32 CPU implements the RISC-V 32-bit `rv32i` ISA with optional extensions (see below). It is compatible to subsets of the
155 60 zero_gravi
*Unprivileged ISA Specification* [(Version 2.2)](https://github.com/stnolting/neorv32/blob/master/docs/references/riscv-spec.pdf)
156 64 zero_gravi
and the *Privileged Architecture Specification* [(Version 1.12-draft)](https://github.com/stnolting/neorv32/blob/master/docs/references/riscv-privileged.pdf).
157 70 zero_gravi
Compatibility is checked by passing the [official RISC-V architecture tests](https://github.com/riscv/riscv-arch-test).
158 56 zero_gravi
 
159 66 zero_gravi
The core is a little-endian Von-Neumann machine implemented as multi-cycle architecture.
160
However, the CPU's _front end_ (instruction fetch) and _back end_ (instruction execution) can work independently to increase performance.
161
Currently, three privilege levels (`machine` and optional `user` and `debug_mode`) are supported. The CPU implements all three standard RISC-V machine
162 64 zero_gravi
interrupts (`MTI`, `MEI`, `MSI`) plus 16 _fast interrupt requests_ as custom extensions.
163 61 zero_gravi
It also supports **all** standard RISC-V exceptions (instruction/load/store misaligned address & bus access fault, illegal
164 66 zero_gravi
instruction, breakpoint, environment calls).
165 23 zero_gravi
 
166 68 zero_gravi
:books: In-depth detailed information regarding the CPU can be found in the
167
[_Data Sheet: NEORV32 Central Processing Unit_](https://stnolting.github.io/neorv32/#_neorv32_central_processing_unit_cpu).
168 2 zero_gravi
 
169 68 zero_gravi
 
170 60 zero_gravi
### Available ISA Extensions
171 2 zero_gravi
 
172 60 zero_gravi
Currently, the following _optional_ RISC-V-compatible ISA extensions are implemented (linked to the according
173 71 zero_gravi
documentation section).
174 2 zero_gravi
 
175 60 zero_gravi
**RV32
176
[[`I`](https://stnolting.github.io/neorv32/#_i_base_integer_isa)/
177
[`E`](https://stnolting.github.io/neorv32/#_e_embedded_cpu)]
178
[[`A`](https://stnolting.github.io/neorv32/#_a_atomic_memory_access)]
179 66 zero_gravi
[[`B`](https://stnolting.github.io/neorv32/#_b_bit_manipulation_operations)]
180 60 zero_gravi
[[`C`](https://stnolting.github.io/neorv32/#_c_compressed_instructions)]
181
[[`M`](https://stnolting.github.io/neorv32/#_m_integer_multiplication_and_division)]
182
[[`U`](https://stnolting.github.io/neorv32/#_u_less_privileged_user_mode)]
183
[[`X`](https://stnolting.github.io/neorv32/#_x_neorv32_specific_custom_extensions)]
184
[[`Zfinx`](https://stnolting.github.io/neorv32/#_zfinx_single_precision_floating_point_operations)]
185
[[`Zicsr`](https://stnolting.github.io/neorv32/#_zicsr_control_and_status_register_access_privileged_architecture)]
186 66 zero_gravi
[[`Zicntr`](https://stnolting.github.io/neorv32/#_zicntr_cpu_base_counters)]
187
[[`Zihpm`](https://stnolting.github.io/neorv32/#_zihpm_hardware_performance_monitors)]
188 60 zero_gravi
[[`Zifencei`](https://stnolting.github.io/neorv32/#_zifencei_instruction_stream_synchronization)]
189 61 zero_gravi
[[`Zmmul`](https://stnolting.github.io/neorv32/#_zmmul_integer_multiplication)]
190 60 zero_gravi
[[`PMP`](https://stnolting.github.io/neorv32/#_pmp_physical_memory_protection)]
191 63 zero_gravi
[[`DEBUG`](https://stnolting.github.io/neorv32/#_cpu_debug_mode)]**
192 60 zero_gravi
 
193 71 zero_gravi
:warning: The `B`, `Zfinx` and `Zmmul` RISC-V are frozen and officially ratified but there is no
194
upstream gcc support yet. To circumvent this, the NEORV32 software framework provides _intrinsic libraries_ for the
195
`B` and `Zfinx` extensions.
196 60 zero_gravi
 
197 56 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
198 39 zero_gravi
 
199 56 zero_gravi
 
200 60 zero_gravi
### FPGA Implementation Results - CPU
201 23 zero_gravi
 
202 62 zero_gravi
Implementation results for _exemplary_ CPU configuration generated for an **Intel Cyclone IV EP4CE22F17C6N FPGA**
203 69 zero_gravi
using **Intel Quartus Prime Lite 20.1** ("balanced implementation, Slow 1200mV 0C Model").
204 2 zero_gravi
 
205 70 zero_gravi
| CPU Configuration (version [1.5.7.10](https://github.com/stnolting/neorv32/blob/master/CHANGELOG.md)) | LEs | FFs | Memory bits | DSPs | f_max |
206 69 zero_gravi
|:------------------------|:----:|:----:|:----:|:-:|:-------:|
207
| `rv32i`                 |  806 |  359 | 1024 | 0 | 125 MHz |
208
| `rv32i_Zicsr_Zicntr`    | 1729 |  813 | 1024 | 0 | 124 MHz |
209
| `rv32imac_Zicsr_Zicntr` | 2511 | 1074 | 1024 | 0 | 124 MHz |
210 2 zero_gravi
 
211 71 zero_gravi
:bulb: An incremental list of CPU extension's hardware utilization can found in the
212 68 zero_gravi
[_Data Sheet: FPGA Implementation Results - CPU_](https://stnolting.github.io/neorv32/#_cpu).
213 62 zero_gravi
 
214 56 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
215 22 zero_gravi
 
216
 
217 60 zero_gravi
### Performance
218 56 zero_gravi
 
219 69 zero_gravi
The NEORV32 CPU is based on a two-stages pipeline architecture (fetch and execute).
220 61 zero_gravi
The average CPI (cycles per instruction) depends on the instruction mix of a specific applications and also on the
221
available CPU extensions.
222 2 zero_gravi
 
223 71 zero_gravi
The following table shows the performance results (scores and average CPI) for exemplary CPU configurations executing
224
2000 iterations of the [CoreMark](https://github.com/stnolting/neorv32/blob/master/sw/example/coremark) CPU benchmark
225
(using plain rv32i built-in libraries only!).
226 2 zero_gravi
 
227 69 zero_gravi
| CPU Configuration (version [1.5.7.10](https://github.com/stnolting/neorv32/blob/master/CHANGELOG.md)) | CoreMark Score | CoreMarks/MHz | Average CPI |
228
|:------------------------------------------------|:-----:|:----------:|:--------:|
229
| _small_ (`rv32i_Zicsr`)                         | 33.89 | **0.3389** | **4.04** |
230
| _medium_ (`rv32imc_Zicsr`)                      | 62.50 | **0.6250** | **5.34** |
231
| _performance_ (`rv32imc_Zicsr` + perf. options) | 95.23 | **0.9523** | **3.54** |
232 42 zero_gravi
 
233 71 zero_gravi
:bulb: More information regarding the CPU performance can be found in the
234 68 zero_gravi
[_Data Sheet: CPU Performance_](https://stnolting.github.io/neorv32/#_cpu_performance).
235 2 zero_gravi
 
236 56 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
237 34 zero_gravi
 
238 56 zero_gravi
 
239 2 zero_gravi
 
240 64 zero_gravi
## 4. Software Framework and Tooling
241 60 zero_gravi
 
242
* [core libraries](https://github.com/stnolting/neorv32/tree/master/sw/lib) for high-level usage of the provided functions and peripherals
243
* application compilation based on GNU makefiles
244
* gcc-based toolchain ([pre-compiled toolchains available](https://github.com/stnolting/riscv-gcc-prebuilt))
245 69 zero_gravi
* [SVD file](https://github.com/stnolting/neorv32/tree/master/sw/svd) for advanced debugging and IDE integration
246 60 zero_gravi
* bootloader with UART interface console
247
* runtime environment for handling traps
248 68 zero_gravi
* several [example programs](https://github.com/stnolting/neorv32/tree/master/sw/example) to get started including CoreMark, FreeRTOS and Conway's Game of Life
249 69 zero_gravi
* doxygen-based documentation, available on [GitHub pages](https://stnolting.github.io/neorv32/sw/files.html)
250 71 zero_gravi
* supports implementation using open source tooling ([GHDL](https://github.com/ghdl/ghdl), Yosys, nextpnr, ...) - both, software and hardware can be
251 60 zero_gravi
developed and debugged with open source tooling
252 69 zero_gravi
* [continuous integration](https://github.com/stnolting/neorv32/actions) is available for:
253 60 zero_gravi
  * allowing users to see the expected execution/output of the tools
254
  * ensuring specification compliance
255
  * catching regressions
256
  * providing ready-to-use and up-to-date bitstreams and documentation
257
 
258 69 zero_gravi
:books: Want to know more? Check out [_Data Sheet: Software Framework_](https://stnolting.github.io/neorv32/#_software_framework).
259
 
260 60 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
261
 
262
 
263
 
264 64 zero_gravi
## 5. Getting Started
265 2 zero_gravi
 
266 60 zero_gravi
This overview provides some *quick links* to the most important sections of the
267 61 zero_gravi
[online Data Sheet](https://stnolting.github.io/neorv32) and the
268 60 zero_gravi
[online User Guide](https://stnolting.github.io/neorv32/ug).
269 2 zero_gravi
 
270 59 zero_gravi
### :electric_plug: Hardware Overview
271 2 zero_gravi
 
272 61 zero_gravi
* [Rationale](https://stnolting.github.io/neorv32/#_rationale) - NEORV32: why, how come, what for
273
 
274 59 zero_gravi
* [NEORV32 Processor](https://stnolting.github.io/neorv32/#_neorv32_processor_soc) - the SoC
275
  * [Top Entity - Signals](https://stnolting.github.io/neorv32/#_processor_top_entity_signals) - how to connect to the processor
276
  * [Top Entity - Generics](https://stnolting.github.io/neorv32/#_processor_top_entity_generics) - configuration options
277 61 zero_gravi
  * [Address Space](https://stnolting.github.io/neorv32/#_address_space) - memory layout and boot configuration
278 69 zero_gravi
  * [SoC Modules](https://stnolting.github.io/neorv32/#_processor_internal_modules) - available peripheral modules and memories
279 61 zero_gravi
  * [On-Chip Debugger](https://stnolting.github.io/neorv32/#_on_chip_debugger_ocd) - online & in-system debugging of the processor via JTAG
280 2 zero_gravi
 
281 63 zero_gravi
* [NEORV32 CPU](https://stnolting.github.io/neorv32/#_neorv32_central_processing_unit_cpu) - the CPU
282 59 zero_gravi
  * [RISC-V compatibility](https://stnolting.github.io/neorv32/#_risc_v_compatibility) - what is compatible to the specs. and what is not
283 66 zero_gravi
  * [Full Virtualization](https://stnolting.github.io/neorv32/#_full_virtualization) - hardware execution safety
284 59 zero_gravi
  * [ISA and Extensions](https://stnolting.github.io/neorv32/#_instruction_sets_and_extensions) - available RISC-V ISA extensions
285
  * [CSRs](https://stnolting.github.io/neorv32/#_control_and_status_registers_csrs) - control and status registers
286
  * [Traps](https://stnolting.github.io/neorv32/#_traps_exceptions_and_interrupts) - interrupts and exceptions
287 34 zero_gravi
 
288 59 zero_gravi
### :floppy_disk: Software Overview
289 12 zero_gravi
 
290 69 zero_gravi
* [Example Programs](https://github.com/stnolting/neorv32/tree/master/sw/example) - test program execution on your setup
291 59 zero_gravi
* [Core Libraries](https://stnolting.github.io/neorv32/#_core_libraries) - high-level functions for accessing the processor's peripherals
292
  * [Software Framework Documentation](https://stnolting.github.io/neorv32/sw/files.html) - `doxygen`-based documentation
293
* [Application Makefiles](https://stnolting.github.io/neorv32/#_application_makefile) - turning your application into an executable
294
* [Bootloader](https://stnolting.github.io/neorv32/#_bootloader) - the build-in NEORV32 bootloader
295 22 zero_gravi
 
296 68 zero_gravi
### :rocket: User Guide
297 31 zero_gravi
 
298 69 zero_gravi
* [Toolchain Setup](https://stnolting.github.io/neorv32/ug/#_software_toolchain_setup) - install and setup RISC-V gcc
299 60 zero_gravi
* [General Hardware Setup](https://stnolting.github.io/neorv32/ug/#_general_hardware_setup) - setup a new NEORV32 EDA project
300
* [General Software Setup](https://stnolting.github.io/neorv32/ug/#_general_software_framework_setup) - configure the software framework
301
* [Application Compilation](https://stnolting.github.io/neorv32/ug/#_application_program_compilation) - compile an application using `make`
302
* [Upload via Bootloader](https://stnolting.github.io/neorv32/ug/#_uploading_and_starting_of_a_binary_executable_image_via_uart) - upload and execute executables
303 63 zero_gravi
* [Application-Specific Processor Configuration](https://stnolting.github.io/neorv32/ug/#_application_specific_processor_configuration) - tailor the processor to your needs
304 64 zero_gravi
* [Adding Custom Hardware Modules](https://stnolting.github.io/neorv32/ug/#_adding_custom_hardware_modules) - add _your_ custom hardware
305 60 zero_gravi
* [Debugging via the On-Chip Debugger](https://stnolting.github.io/neorv32/ug/#_debugging_using_the_on_chip_debugger) - step through code *online* and *in-system*
306 63 zero_gravi
* [Simulation](https://stnolting.github.io/neorv32/ug/#_simulating_the_processor) - simulate the whole SoC
307
  * [Hello World!](https://stnolting.github.io/neorv32/ug/index.html#_hello_world) - run a quick _"hello world"_ simulation
308 56 zero_gravi
 
309 60 zero_gravi
### :copyright: Legal
310
 
311 70 zero_gravi
[![license](https://img.shields.io/github/license/stnolting/neorv32?longCache=true&style=flat)](https://github.com/stnolting/neorv32/blob/master/LICENSE)
312 69 zero_gravi
[![DOI](https://zenodo.org/badge/DOI/10.5281/zenodo.5018888.svg)](https://doi.org/10.5281/zenodo.5018888)
313 60 zero_gravi
 
314 69 zero_gravi
* [Overview](https://stnolting.github.io/neorv32/#_legal) - license, disclaimer, limitation of liability for external links, proprietary notice, ...
315
* [Citing](https://stnolting.github.io/neorv32/#_citing) - citing information
316
* [Impressum](https://github.com/stnolting/neorv32/blob/master/docs/impressum.md) - imprint
317
 
318 70 zero_gravi
This is an open-source project that is free of charge. Use this project in any way you like
319
(as long as it complies to the permissive [license](https://github.com/stnolting/neorv32/blob/master/LICENSE)).
320
Please quote it appropriately. :+1:
321
 
322 56 zero_gravi
[[back to top](#The-NEORV32-RISC-V-Processor)]
323 36 zero_gravi
 
324 56 zero_gravi
 
325 71 zero_gravi
---------------------------------------
326 22 zero_gravi
 
327 69 zero_gravi
**A big shout-out goes to the community and all the [contributors](https://github.com/stnolting/neorv32/graphs/contributors), who helped improving this project! :heart:**

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.