OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_cpu.vhd] - Blame information for rev 38

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - CPU Top Entity >>                                                                #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # NEORV32 CPU:                                                                                  #
5 36 zero_gravi
-- # * neorv32_cpu.vhd                  - CPU top entity                                           #
6
-- #   * neorv32_cpu_alu.vhd            - Arithmetic/logic unit                                    #
7
-- #   * neorv32_cpu_bus.vhd            - Instruction and data bus interface unit                  #
8
-- #   * neorv32_cpu_cp_muldiv.vhd      - MULDIV co-processor                                      #
9
-- #   * neorv32_cpu_ctrl.vhd           - CPU control and CSR system                               #
10
-- #     * neorv32_cpu_decompressor.vhd - Compressed instructions decoder                          #
11
-- #   * neorv32_cpu_regfile.vhd        - Data register file                                       #
12 18 zero_gravi
-- #                                                                                               #
13 38 zero_gravi
-- #   * neorv32_package.vhd            - Main CPU/processor package file                          #
14
-- #                                                                                               #
15 29 zero_gravi
-- # Check out the processor's data sheet for more information: docs/NEORV32.pdf                   #
16 2 zero_gravi
-- # ********************************************************************************************* #
17
-- # BSD 3-Clause License                                                                          #
18
-- #                                                                                               #
19
-- # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
20
-- #                                                                                               #
21
-- # Redistribution and use in source and binary forms, with or without modification, are          #
22
-- # permitted provided that the following conditions are met:                                     #
23
-- #                                                                                               #
24
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
25
-- #    conditions and the following disclaimer.                                                   #
26
-- #                                                                                               #
27
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
28
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
29
-- #    provided with the distribution.                                                            #
30
-- #                                                                                               #
31
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
32
-- #    endorse or promote products derived from this software without specific prior written      #
33
-- #    permission.                                                                                #
34
-- #                                                                                               #
35
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
36
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
37
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
38
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
39
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
40
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
41
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
42
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
43
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
44
-- # ********************************************************************************************* #
45
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
46
-- #################################################################################################
47
 
48
library ieee;
49
use ieee.std_logic_1164.all;
50
use ieee.numeric_std.all;
51
 
52
library neorv32;
53
use neorv32.neorv32_package.all;
54
 
55
entity neorv32_cpu is
56
  generic (
57
    -- General --
58 14 zero_gravi
    HW_THREAD_ID                 : std_ulogic_vector(31 downto 0):= (others => '0'); -- hardware thread id
59
    CPU_BOOT_ADDR                : std_ulogic_vector(31 downto 0):= (others => '0'); -- cpu boot address
60 2 zero_gravi
    -- RISC-V CPU Extensions --
61 12 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false; -- implement compressed extension?
62
    CPU_EXTENSION_RISCV_E        : boolean := false; -- implement embedded RF extension?
63
    CPU_EXTENSION_RISCV_M        : boolean := false; -- implement muld/div extension?
64 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false; -- implement user mode extension?
65 12 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;  -- implement CSR system?
66
    CPU_EXTENSION_RISCV_Zifencei : boolean := true;  -- implement instruction stream sync.?
67 19 zero_gravi
    -- Extension Options --
68
    FAST_MUL_EN                  : boolean := false; -- use DSPs for M extension's multiplier
69 34 zero_gravi
    FAST_SHIFT_EN                : boolean := false; -- use barrel shifter for shift operations
70 15 zero_gravi
    -- Physical Memory Protection (PMP) --
71
    PMP_USE                      : boolean := false; -- implement PMP?
72 16 zero_gravi
    PMP_NUM_REGIONS              : natural := 4;     -- number of regions (max 8)
73 30 zero_gravi
    PMP_GRANULARITY              : natural := 14     -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
74 2 zero_gravi
  );
75
  port (
76
    -- global control --
77 14 zero_gravi
    clk_i          : in  std_ulogic := '0'; -- global clock, rising edge
78
    rstn_i         : in  std_ulogic := '0'; -- global reset, low-active, async
79 12 zero_gravi
    -- instruction bus interface --
80
    i_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
81 14 zero_gravi
    i_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
82 12 zero_gravi
    i_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
83
    i_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
84
    i_bus_we_o     : out std_ulogic; -- write enable
85
    i_bus_re_o     : out std_ulogic; -- read enable
86
    i_bus_cancel_o : out std_ulogic; -- cancel current bus transaction
87 14 zero_gravi
    i_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
88
    i_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
89 12 zero_gravi
    i_bus_fence_o  : out std_ulogic; -- executed FENCEI operation
90 35 zero_gravi
    i_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
91 12 zero_gravi
    -- data bus interface --
92
    d_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
93 14 zero_gravi
    d_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
94 12 zero_gravi
    d_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
95
    d_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
96
    d_bus_we_o     : out std_ulogic; -- write enable
97
    d_bus_re_o     : out std_ulogic; -- read enable
98
    d_bus_cancel_o : out std_ulogic; -- cancel current bus transaction
99 14 zero_gravi
    d_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
100
    d_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
101 12 zero_gravi
    d_bus_fence_o  : out std_ulogic; -- executed FENCE operation
102 35 zero_gravi
    d_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
103 11 zero_gravi
    -- system time input from MTIME --
104 14 zero_gravi
    time_i         : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time
105
    -- interrupts (risc-v compliant) --
106
    msw_irq_i      : in  std_ulogic := '0'; -- machine software interrupt
107
    mext_irq_i     : in  std_ulogic := '0'; -- machine external interrupt
108
    mtime_irq_i    : in  std_ulogic := '0'; -- machine timer interrupt
109
    -- fast interrupts (custom) --
110
    firq_i         : in  std_ulogic_vector(3 downto 0) := (others => '0')
111 2 zero_gravi
  );
112
end neorv32_cpu;
113
 
114
architecture neorv32_cpu_rtl of neorv32_cpu is
115
 
116
  -- local signals --
117 12 zero_gravi
  signal ctrl       : std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
118
  signal alu_cmp    : std_ulogic_vector(1 downto 0); -- alu comparator result
119
  signal imm        : std_ulogic_vector(data_width_c-1 downto 0); -- immediate
120
  signal instr      : std_ulogic_vector(data_width_c-1 downto 0); -- new instruction
121
  signal rs1, rs2   : std_ulogic_vector(data_width_c-1 downto 0); -- source registers
122 36 zero_gravi
  signal alu_opb    : std_ulogic_vector(data_width_c-1 downto 0); -- ALU operand b
123 12 zero_gravi
  signal alu_res    : std_ulogic_vector(data_width_c-1 downto 0); -- alu result
124 36 zero_gravi
  signal alu_add    : std_ulogic_vector(data_width_c-1 downto 0); -- alu address result
125 12 zero_gravi
  signal rdata      : std_ulogic_vector(data_width_c-1 downto 0); -- memory read data
126
  signal alu_wait   : std_ulogic; -- alu is busy due to iterative unit
127
  signal bus_i_wait : std_ulogic; -- wait for current bus instruction fetch
128
  signal bus_d_wait : std_ulogic; -- wait for current bus data access
129
  signal csr_rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- csr read data
130
  signal mar        : std_ulogic_vector(data_width_c-1 downto 0); -- current memory address register
131
  signal ma_instr   : std_ulogic; -- misaligned instruction address
132
  signal ma_load    : std_ulogic; -- misaligned load data address
133
  signal ma_store   : std_ulogic; -- misaligned store data address
134
  signal be_instr   : std_ulogic; -- bus error on instruction access
135
  signal be_load    : std_ulogic; -- bus error on load data access
136
  signal be_store   : std_ulogic; -- bus error on store data access
137
  signal fetch_pc   : std_ulogic_vector(data_width_c-1 downto 0); -- pc for instruction fetch
138
  signal curr_pc    : std_ulogic_vector(data_width_c-1 downto 0); -- current pc (for current executed instruction)
139 27 zero_gravi
  signal next_pc    : std_ulogic_vector(data_width_c-1 downto 0); -- next pc (for next to-be-executed instruction)
140 2 zero_gravi
 
141
  -- co-processor interface --
142 36 zero_gravi
  signal cp0_data,  cp1_data,  cp2_data,  cp3_data  : std_ulogic_vector(data_width_c-1 downto 0);
143
  signal cp0_valid, cp1_valid, cp2_valid, cp3_valid : std_ulogic;
144
  signal cp0_start, cp1_start, cp2_start, cp3_start : std_ulogic;
145 2 zero_gravi
 
146 15 zero_gravi
  -- pmp interface --
147
  signal pmp_addr  : pmp_addr_if_t;
148
  signal pmp_ctrl  : pmp_ctrl_if_t;
149
 
150 2 zero_gravi
begin
151
 
152 15 zero_gravi
  -- Sanity Checks --------------------------------------------------------------------------
153
  -- -------------------------------------------------------------------------------------------
154 23 zero_gravi
  -- CSR system --
155 36 zero_gravi
  assert not (CPU_EXTENSION_RISCV_Zicsr = false) report "NEORV32 CPU CONFIG WARNING! No exception/interrupt/trap/machine features available when CPU_EXTENSION_RISCV_Zicsr = false." severity warning;
156 23 zero_gravi
  -- U-extension requires Zicsr extension --
157
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (CPU_EXTENSION_RISCV_U = true)) report "NEORV32 CPU CONFIG ERROR! User mode requires CPU_EXTENSION_RISCV_Zicsr extension." severity error;
158
  -- PMP requires Zicsr extension --
159
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Physical memory protection (PMP) requires CPU_EXTENSION_RISCV_Zicsr extension." severity error;
160
  -- PMP regions --
161
  assert not ((PMP_NUM_REGIONS > pmp_max_r_c) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Number of PMP regions out of valid range." severity error;
162
  -- PMP granulartiy --
163 36 zero_gravi
  assert not (((PMP_GRANULARITY < 1) or (PMP_GRANULARITY > 32)) and (PMP_USE = true)) report "NEORV32 CPU CONFIG ERROR! Invalid PMP granulartiy (0 < PMP_GRANULARITY < 33)." severity error;
164 38 zero_gravi
  -- Instruction prefetch buffer size --
165
  assert not (is_power_of_two_f(ipb_entries_c) = false) report "NEORV32 CPU CONFIG ERROR! Number of entries in instruction prefetch buffer <ipb_entries_c> has to be a power of two." severity error;
166 15 zero_gravi
 
167 23 zero_gravi
 
168 2 zero_gravi
  -- Control Unit ---------------------------------------------------------------------------
169
  -- -------------------------------------------------------------------------------------------
170
  neorv32_cpu_control_inst: neorv32_cpu_control
171
  generic map (
172
    -- General --
173 27 zero_gravi
    HW_THREAD_ID                 => HW_THREAD_ID,    -- hardware thread id
174
    CPU_BOOT_ADDR                => CPU_BOOT_ADDR,   -- cpu boot address
175 2 zero_gravi
    -- RISC-V CPU Extensions --
176 15 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
177
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
178
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
179
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
180
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
181
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
182
    -- Physical memory protection (PMP) --
183
    PMP_USE                      => PMP_USE,         -- implement physical memory protection?
184
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS, -- number of regions (1..4)
185
    PMP_GRANULARITY              => PMP_GRANULARITY  -- granularity (0=none, 1=8B, 2=16B, 3=32B, ...)
186 2 zero_gravi
  )
187
  port map (
188
    -- global control --
189
    clk_i         => clk_i,       -- global clock, rising edge
190
    rstn_i        => rstn_i,      -- global reset, low-active, async
191
    ctrl_o        => ctrl,        -- main control bus
192
    -- status input --
193
    alu_wait_i    => alu_wait,    -- wait for ALU
194 12 zero_gravi
    bus_i_wait_i  => bus_i_wait,  -- wait for bus
195
    bus_d_wait_i  => bus_d_wait,  -- wait for bus
196 2 zero_gravi
    -- data input --
197
    instr_i       => instr,       -- instruction
198
    cmp_i         => alu_cmp,     -- comparator status
199 36 zero_gravi
    alu_add_i     => alu_add,     -- ALU address result
200
    rs1_i         => rs1,         -- rf source 1
201 2 zero_gravi
    -- data output --
202
    imm_o         => imm,         -- immediate
203 6 zero_gravi
    fetch_pc_o    => fetch_pc,    -- PC for instruction fetch
204
    curr_pc_o     => curr_pc,     -- current PC (corresponding to current instruction)
205 27 zero_gravi
    next_pc_o     => next_pc,     -- next PC (corresponding to current instruction
206 2 zero_gravi
    csr_rdata_o   => csr_rdata,   -- CSR read data
207 14 zero_gravi
    -- interrupts (risc-v compliant) --
208
    msw_irq_i     => msw_irq_i,   -- machine software interrupt
209
    mext_irq_i    => mext_irq_i,  -- machine external interrupt
210 2 zero_gravi
    mtime_irq_i   => mtime_irq_i, -- machine timer interrupt
211 14 zero_gravi
    -- fast interrupts (custom) --
212
    firq_i        => firq_i,
213 11 zero_gravi
    -- system time input from MTIME --
214
    time_i        => time_i,      -- current system time
215 15 zero_gravi
    -- physical memory protection --
216
    pmp_addr_o    => pmp_addr,    -- addresses
217
    pmp_ctrl_o    => pmp_ctrl,    -- configs
218 2 zero_gravi
    -- bus access exceptions --
219
    mar_i         => mar,         -- memory address register
220
    ma_instr_i    => ma_instr,    -- misaligned instruction address
221
    ma_load_i     => ma_load,     -- misaligned load data address
222
    ma_store_i    => ma_store,    -- misaligned store data address
223
    be_instr_i    => be_instr,    -- bus error on instruction access
224
    be_load_i     => be_load,     -- bus error on load data access
225 12 zero_gravi
    be_store_i    => be_store     -- bus error on store data access
226 2 zero_gravi
  );
227
 
228
 
229
  -- Register File --------------------------------------------------------------------------
230
  -- -------------------------------------------------------------------------------------------
231
  neorv32_regfile_inst: neorv32_cpu_regfile
232
  generic map (
233
    CPU_EXTENSION_RISCV_E => CPU_EXTENSION_RISCV_E -- implement embedded RF extension?
234
  )
235
  port map (
236
    -- global control --
237
    clk_i  => clk_i,              -- global clock, rising edge
238
    ctrl_i => ctrl,               -- main control bus
239
    -- data input --
240
    mem_i  => rdata,              -- memory read data
241
    alu_i  => alu_res,            -- ALU result
242
    csr_i  => csr_rdata,          -- CSR read data
243 13 zero_gravi
    pc_i   => next_pc,            -- next pc (for linking)
244 2 zero_gravi
    -- data output --
245
    rs1_o  => rs1,                -- operand 1
246
    rs2_o  => rs2                 -- operand 2
247
  );
248
 
249
 
250
  -- ALU ------------------------------------------------------------------------------------
251
  -- -------------------------------------------------------------------------------------------
252
  neorv32_cpu_alu_inst: neorv32_cpu_alu
253 11 zero_gravi
  generic map (
254 34 zero_gravi
    CPU_EXTENSION_RISCV_M => CPU_EXTENSION_RISCV_M, -- implement muld/div extension?
255
    FAST_SHIFT_EN         => FAST_SHIFT_EN          -- use barrel shifter for shift operations
256 11 zero_gravi
  )
257 2 zero_gravi
  port map (
258
    -- global control --
259
    clk_i       => clk_i,         -- global clock, rising edge
260
    rstn_i      => rstn_i,        -- global reset, low-active, async
261
    ctrl_i      => ctrl,          -- main control bus
262
    -- data input --
263
    rs1_i       => rs1,           -- rf source 1
264
    rs2_i       => rs2,           -- rf source 2
265 6 zero_gravi
    pc2_i       => curr_pc,       -- delayed PC
266 2 zero_gravi
    imm_i       => imm,           -- immediate
267
    -- data output --
268
    cmp_o       => alu_cmp,       -- comparator status
269
    res_o       => alu_res,       -- ALU result
270 36 zero_gravi
    add_o       => alu_add,       -- address computation result
271
    opb_o       => alu_opb,       -- ALU operand B
272 2 zero_gravi
    -- co-processor interface --
273 19 zero_gravi
    cp0_start_o => cp0_start,     -- trigger co-processor 0
274 2 zero_gravi
    cp0_data_i  => cp0_data,      -- co-processor 0 result
275
    cp0_valid_i => cp0_valid,     -- co-processor 0 result valid
276 19 zero_gravi
    cp1_start_o => cp1_start,     -- trigger co-processor 1
277 2 zero_gravi
    cp1_data_i  => cp1_data,      -- co-processor 1 result
278
    cp1_valid_i => cp1_valid,     -- co-processor 1 result valid
279 36 zero_gravi
    cp2_start_o => cp2_start,     -- trigger co-processor 2
280
    cp2_data_i  => cp2_data,      -- co-processor 2 result
281
    cp2_valid_i => cp2_valid,     -- co-processor 2 result valid
282
    cp3_start_o => cp3_start,     -- trigger co-processor 3
283
    cp3_data_i  => cp3_data,      -- co-processor 3 result
284
    cp3_valid_i => cp3_valid,     -- co-processor 3 result valid
285 2 zero_gravi
    -- status --
286
    wait_o      => alu_wait       -- busy due to iterative processing units
287
  );
288
 
289
 
290
  -- Co-Processor 0: MULDIV Unit ------------------------------------------------------------
291
  -- -------------------------------------------------------------------------------------------
292
  neorv32_cpu_cp_muldiv_inst_true:
293
  if (CPU_EXTENSION_RISCV_M = true) generate
294
    neorv32_cpu_cp_muldiv_inst: neorv32_cpu_cp_muldiv
295 19 zero_gravi
    generic map (
296 38 zero_gravi
      FAST_MUL_EN => FAST_MUL_EN  -- use DSPs for faster multiplication
297 19 zero_gravi
    )
298 2 zero_gravi
    port map (
299
      -- global control --
300
      clk_i   => clk_i,           -- global clock, rising edge
301
      rstn_i  => rstn_i,          -- global reset, low-active, async
302
      ctrl_i  => ctrl,            -- main control bus
303 36 zero_gravi
      start_i => cp0_start,       -- trigger operation
304 2 zero_gravi
      -- data input --
305 27 zero_gravi
      rs1_i   => rs1,             -- rf source 1
306
      rs2_i   => rs2,             -- rf source 2
307 2 zero_gravi
      -- result and status --
308
      res_o   => cp0_data,        -- operation result
309
      valid_o => cp0_valid        -- data output valid
310
    );
311
  end generate;
312
 
313
  neorv32_cpu_cp_muldiv_inst_false:
314
  if (CPU_EXTENSION_RISCV_M = false) generate
315
    cp0_data  <= (others => '0');
316
    cp0_valid <= '0';
317
  end generate;
318
 
319
 
320 38 zero_gravi
  -- Co-Processor 1: Not implemented (yet) --------------------------------------------------
321 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
322 36 zero_gravi
  -- control: ctrl cp1_start
323
  -- inputs:  rs1 rs2 alu_cmp alu_opb
324 2 zero_gravi
  cp1_data  <= (others => '0');
325
  cp1_valid <= '0';
326
 
327
 
328 38 zero_gravi
  -- Co-Processor 2: Not implemented (yet) --------------------------------------------------
329 36 zero_gravi
  -- -------------------------------------------------------------------------------------------
330
  -- control: ctrl cp2_start
331
  -- inputs:  rs1 rs2 alu_cmp alu_opb
332
  cp2_data  <= (others => '0');
333
  cp2_valid <= '0';
334
 
335
 
336 38 zero_gravi
  -- Co-Processor 3: Not implemented (yet) --------------------------------------------------
337 36 zero_gravi
  -- -------------------------------------------------------------------------------------------
338
  -- control: ctrl cp3_start
339
  -- inputs:  rs1 rs2 alu_cmp alu_opb
340
  cp3_data  <= (others => '0');
341
  cp3_valid <= '0';
342
 
343
 
344 12 zero_gravi
  -- Bus Interface Unit ---------------------------------------------------------------------
345 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
346
  neorv32_cpu_bus_inst: neorv32_cpu_bus
347
  generic map (
348 11 zero_gravi
    CPU_EXTENSION_RISCV_C => CPU_EXTENSION_RISCV_C, -- implement compressed extension?
349 15 zero_gravi
    -- Physical memory protection (PMP) --
350 27 zero_gravi
    PMP_USE               => PMP_USE,               -- implement physical memory protection?
351
    PMP_NUM_REGIONS       => PMP_NUM_REGIONS,       -- number of regions (1..4)
352
    PMP_GRANULARITY       => PMP_GRANULARITY        -- granularity (0=none, 1=8B, 2=16B, 3=32B, ...)
353 2 zero_gravi
  )
354
  port map (
355
    -- global control --
356 12 zero_gravi
    clk_i          => clk_i,          -- global clock, rising edge
357 38 zero_gravi
    rstn_i         => rstn_i,         -- global reset, low-active, async
358 12 zero_gravi
    ctrl_i         => ctrl,           -- main control bus
359
    -- cpu instruction fetch interface --
360
    fetch_pc_i     => fetch_pc,       -- PC for instruction fetch
361
    instr_o        => instr,          -- instruction
362
    i_wait_o       => bus_i_wait,     -- wait for fetch to complete
363
    --
364
    ma_instr_o     => ma_instr,       -- misaligned instruction address
365
    be_instr_o     => be_instr,       -- bus error on instruction access
366
    -- cpu data access interface --
367 31 zero_gravi
    addr_i         => alu_res,        -- ALU result -> access address
368 12 zero_gravi
    wdata_i        => rs2,            -- write data
369
    rdata_o        => rdata,          -- read data
370
    mar_o          => mar,            -- current memory address register
371
    d_wait_o       => bus_d_wait,     -- wait for access to complete
372
    --
373
    ma_load_o      => ma_load,        -- misaligned load data address
374
    ma_store_o     => ma_store,       -- misaligned store data address
375
    be_load_o      => be_load,        -- bus error on load data access
376
    be_store_o     => be_store,       -- bus error on store data access
377 15 zero_gravi
    -- physical memory protection --
378
    pmp_addr_i     => pmp_addr,       -- addresses
379
    pmp_ctrl_i     => pmp_ctrl,       -- configs
380 12 zero_gravi
    -- instruction bus --
381
    i_bus_addr_o   => i_bus_addr_o,   -- bus access address
382
    i_bus_rdata_i  => i_bus_rdata_i,  -- bus read data
383
    i_bus_wdata_o  => i_bus_wdata_o,  -- bus write data
384
    i_bus_ben_o    => i_bus_ben_o,    -- byte enable
385
    i_bus_we_o     => i_bus_we_o,     -- write enable
386
    i_bus_re_o     => i_bus_re_o,     -- read enable
387
    i_bus_cancel_o => i_bus_cancel_o, -- cancel current bus transaction
388
    i_bus_ack_i    => i_bus_ack_i,    -- bus transfer acknowledge
389
    i_bus_err_i    => i_bus_err_i,    -- bus transfer error
390
    i_bus_fence_o  => i_bus_fence_o,  -- fence operation
391
    -- data bus --
392
    d_bus_addr_o   => d_bus_addr_o,   -- bus access address
393
    d_bus_rdata_i  => d_bus_rdata_i,  -- bus read data
394
    d_bus_wdata_o  => d_bus_wdata_o,  -- bus write data
395
    d_bus_ben_o    => d_bus_ben_o,    -- byte enable
396
    d_bus_we_o     => d_bus_we_o,     -- write enable
397
    d_bus_re_o     => d_bus_re_o,     -- read enable
398
    d_bus_cancel_o => d_bus_cancel_o, -- cancel current bus transaction
399
    d_bus_ack_i    => d_bus_ack_i,    -- bus transfer acknowledge
400
    d_bus_err_i    => d_bus_err_i,    -- bus transfer error
401
    d_bus_fence_o  => d_bus_fence_o   -- fence operation
402 2 zero_gravi
  );
403
 
404 35 zero_gravi
  -- current privilege level --
405 36 zero_gravi
  i_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
406
  d_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
407 2 zero_gravi
 
408 35 zero_gravi
 
409 2 zero_gravi
end neorv32_cpu_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.