OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_cpu.vhd] - Blame information for rev 61

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - CPU Top Entity >>                                                                #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # NEORV32 CPU:                                                                                  #
5 47 zero_gravi
-- # * neorv32_cpu.vhd                   - CPU top entity                                          #
6
-- #   * neorv32_cpu_alu.vhd             - Arithmetic/logic unit                                   #
7
-- #   * neorv32_cpu_bus.vhd             - Instruction and data bus interface unit                 #
8 52 zero_gravi
-- #   * neorv32_cpu_cp_bitmanip.vhd     - Bit-manipulation co-processor ('B')                     #
9 53 zero_gravi
-- #   * neorv32_cpu_cp_fpu.vhd          - Single-precision FPU co-processor ('Zfinx')             #
10 52 zero_gravi
-- #   * neorv32_cpu_cp_muldiv.vhd       - Integer multiplier/divider co-processor ('M')           #
11 47 zero_gravi
-- #   * neorv32_cpu_ctrl.vhd            - CPU control and CSR system                              #
12
-- #     * neorv32_cpu_decompressor.vhd  - Compressed instructions decoder                         #
13
-- #   * neorv32_cpu_regfile.vhd         - Data register file                                      #
14 56 zero_gravi
-- # * neorv32_package.vhd               - Main CPU & Processor package file                       #
15 38 zero_gravi
-- #                                                                                               #
16 29 zero_gravi
-- # Check out the processor's data sheet for more information: docs/NEORV32.pdf                   #
17 2 zero_gravi
-- # ********************************************************************************************* #
18
-- # BSD 3-Clause License                                                                          #
19
-- #                                                                                               #
20 42 zero_gravi
-- # Copyright (c) 2021, Stephan Nolting. All rights reserved.                                     #
21 2 zero_gravi
-- #                                                                                               #
22
-- # Redistribution and use in source and binary forms, with or without modification, are          #
23
-- # permitted provided that the following conditions are met:                                     #
24
-- #                                                                                               #
25
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
26
-- #    conditions and the following disclaimer.                                                   #
27
-- #                                                                                               #
28
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
29
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
30
-- #    provided with the distribution.                                                            #
31
-- #                                                                                               #
32
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
33
-- #    endorse or promote products derived from this software without specific prior written      #
34
-- #    permission.                                                                                #
35
-- #                                                                                               #
36
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
37
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
38
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
39
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
40
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
41
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
42
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
43
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
44
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
45
-- # ********************************************************************************************* #
46
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
47
-- #################################################################################################
48
 
49
library ieee;
50
use ieee.std_logic_1164.all;
51
use ieee.numeric_std.all;
52
 
53
library neorv32;
54
use neorv32.neorv32_package.all;
55
 
56
entity neorv32_cpu is
57
  generic (
58
    -- General --
59 49 zero_gravi
    HW_THREAD_ID                 : natural := 0;     -- hardware thread id (32-bit)
60
    CPU_BOOT_ADDR                : std_ulogic_vector(31 downto 0):= x"00000000"; -- cpu boot address
61 59 zero_gravi
    CPU_DEBUG_ADDR               : std_ulogic_vector(31 downto 0) := x"00000000"; -- cpu debug mode start address
62 2 zero_gravi
    -- RISC-V CPU Extensions --
63 39 zero_gravi
    CPU_EXTENSION_RISCV_A        : boolean := false; -- implement atomic extension?
64 12 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false; -- implement compressed extension?
65
    CPU_EXTENSION_RISCV_E        : boolean := false; -- implement embedded RF extension?
66
    CPU_EXTENSION_RISCV_M        : boolean := false; -- implement muld/div extension?
67 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false; -- implement user mode extension?
68 53 zero_gravi
    CPU_EXTENSION_RISCV_Zfinx    : boolean := false; -- implement 32-bit floating-point extension (using INT reg!)
69 12 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;  -- implement CSR system?
70 52 zero_gravi
    CPU_EXTENSION_RISCV_Zifencei : boolean := false; -- implement instruction stream sync.?
71 61 zero_gravi
    CPU_EXTENSION_RISCV_Zmmul    : boolean := false; -- implement multiply-only M sub-extension?
72 59 zero_gravi
    CPU_EXTENSION_RISCV_DEBUG    : boolean := false; -- implement CPU debug mode?
73 19 zero_gravi
    -- Extension Options --
74
    FAST_MUL_EN                  : boolean := false; -- use DSPs for M extension's multiplier
75 34 zero_gravi
    FAST_SHIFT_EN                : boolean := false; -- use barrel shifter for shift operations
76 56 zero_gravi
    CPU_CNT_WIDTH                : natural := 64;    -- total width of CPU cycle and instret counters (0..64)
77 15 zero_gravi
    -- Physical Memory Protection (PMP) --
78 55 zero_gravi
    PMP_NUM_REGIONS              : natural := 0;     -- number of regions (0..64)
79 42 zero_gravi
    PMP_MIN_GRANULARITY          : natural := 64*1024; -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
80
    -- Hardware Performance Monitors (HPM) --
81 56 zero_gravi
    HPM_NUM_CNTS                 : natural := 0;     -- number of implemented HPM counters (0..29)
82 60 zero_gravi
    HPM_CNT_WIDTH                : natural := 40     -- total size of HPM counters (0..64)
83 2 zero_gravi
  );
84
  port (
85
    -- global control --
86 14 zero_gravi
    clk_i          : in  std_ulogic := '0'; -- global clock, rising edge
87
    rstn_i         : in  std_ulogic := '0'; -- global reset, low-active, async
88 47 zero_gravi
    sleep_o        : out std_ulogic; -- cpu is in sleep mode when set
89 12 zero_gravi
    -- instruction bus interface --
90
    i_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
91 14 zero_gravi
    i_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
92 12 zero_gravi
    i_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
93
    i_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
94
    i_bus_we_o     : out std_ulogic; -- write enable
95
    i_bus_re_o     : out std_ulogic; -- read enable
96 57 zero_gravi
    i_bus_lock_o   : out std_ulogic; -- exclusive access request
97 14 zero_gravi
    i_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
98
    i_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
99 12 zero_gravi
    i_bus_fence_o  : out std_ulogic; -- executed FENCEI operation
100 35 zero_gravi
    i_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
101 12 zero_gravi
    -- data bus interface --
102
    d_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
103 14 zero_gravi
    d_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
104 12 zero_gravi
    d_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
105
    d_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
106
    d_bus_we_o     : out std_ulogic; -- write enable
107
    d_bus_re_o     : out std_ulogic; -- read enable
108 57 zero_gravi
    d_bus_lock_o   : out std_ulogic; -- exclusive access request
109 14 zero_gravi
    d_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
110
    d_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
111 12 zero_gravi
    d_bus_fence_o  : out std_ulogic; -- executed FENCE operation
112 35 zero_gravi
    d_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
113 11 zero_gravi
    -- system time input from MTIME --
114 14 zero_gravi
    time_i         : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time
115 58 zero_gravi
    -- non-maskable interrupt --
116
    nm_irq_i       : in  std_ulogic := '0'; -- NMI
117 14 zero_gravi
    -- interrupts (risc-v compliant) --
118
    msw_irq_i      : in  std_ulogic := '0'; -- machine software interrupt
119
    mext_irq_i     : in  std_ulogic := '0'; -- machine external interrupt
120
    mtime_irq_i    : in  std_ulogic := '0'; -- machine timer interrupt
121
    -- fast interrupts (custom) --
122 48 zero_gravi
    firq_i         : in  std_ulogic_vector(15 downto 0) := (others => '0');
123 59 zero_gravi
    -- debug mode (halt) request --
124
    db_halt_req_i  : in  std_ulogic := '0'
125 2 zero_gravi
  );
126
end neorv32_cpu;
127
 
128
architecture neorv32_cpu_rtl of neorv32_cpu is
129
 
130
  -- local signals --
131 60 zero_gravi
  signal ctrl       : std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
132
  signal comparator : std_ulogic_vector(1 downto 0); -- comparator result
133
  signal imm        : std_ulogic_vector(data_width_c-1 downto 0); -- immediate
134
  signal instr      : std_ulogic_vector(data_width_c-1 downto 0); -- new instruction
135
  signal rs1, rs2   : std_ulogic_vector(data_width_c-1 downto 0); -- source registers
136
  signal alu_res    : std_ulogic_vector(data_width_c-1 downto 0); -- alu result
137
  signal alu_add    : std_ulogic_vector(data_width_c-1 downto 0); -- alu address result
138
  signal mem_rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- memory read data
139 61 zero_gravi
  signal alu_idone  : std_ulogic; -- iterative alu operation done
140 60 zero_gravi
  signal bus_i_wait : std_ulogic; -- wait for current bus instruction fetch
141
  signal bus_d_wait : std_ulogic; -- wait for current bus data access
142
  signal csr_rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- csr read data
143
  signal mar        : std_ulogic_vector(data_width_c-1 downto 0); -- current memory address register
144
  signal ma_instr   : std_ulogic; -- misaligned instruction address
145
  signal ma_load    : std_ulogic; -- misaligned load data address
146
  signal ma_store   : std_ulogic; -- misaligned store data address
147
  signal excl_state : std_ulogic; -- atomic/exclusive access lock status
148
  signal be_instr   : std_ulogic; -- bus error on instruction access
149
  signal be_load    : std_ulogic; -- bus error on load data access
150
  signal be_store   : std_ulogic; -- bus error on store data access
151
  signal fetch_pc   : std_ulogic_vector(data_width_c-1 downto 0); -- pc for instruction fetch
152
  signal curr_pc    : std_ulogic_vector(data_width_c-1 downto 0); -- current pc (for current executed instruction)
153
  signal fpu_flags  : std_ulogic_vector(4 downto 0); -- FPU exception flags
154 2 zero_gravi
 
155 15 zero_gravi
  -- pmp interface --
156 61 zero_gravi
  signal pmp_addr : pmp_addr_if_t;
157
  signal pmp_ctrl : pmp_ctrl_if_t;
158 15 zero_gravi
 
159 2 zero_gravi
begin
160
 
161 61 zero_gravi
  -- CPU ISA Configuration ---------------------------------------------------------------------------
162
  -- -------------------------------------------------------------------------------------------
163
  assert false report
164
  "NEORV32 CPU ISA Configuration (MARCH): " &
165
  cond_sel_string_f(CPU_EXTENSION_RISCV_E, "RV32E", "RV32I") &
166
  cond_sel_string_f(CPU_EXTENSION_RISCV_M, "M", "") &
167
  cond_sel_string_f(CPU_EXTENSION_RISCV_A, "A", "") &
168
  cond_sel_string_f(CPU_EXTENSION_RISCV_C, "C", "") &
169
  cond_sel_string_f(CPU_EXTENSION_RISCV_U, "U", "") &
170
  cond_sel_string_f(CPU_EXTENSION_RISCV_Zicsr, "_Zicsr", "") &
171
  cond_sel_string_f(CPU_EXTENSION_RISCV_Zifencei, "_Zifencei", "") &
172
  cond_sel_string_f(CPU_EXTENSION_RISCV_Zfinx, "_Zfinx", "") &
173
  cond_sel_string_f(CPU_EXTENSION_RISCV_Zmmul, "_Zmmul", "") &
174
  cond_sel_string_f(CPU_EXTENSION_RISCV_DEBUG, "_Debug", "") &
175
  ""
176
  severity note;
177
 
178
 
179 15 zero_gravi
  -- Sanity Checks --------------------------------------------------------------------------
180
  -- -------------------------------------------------------------------------------------------
181 56 zero_gravi
  -- hardware reset notifier --
182 61 zero_gravi
  assert not (dedicated_reset_c = false) report "NEORV32 CPU CONFIG NOTE: Implementing NO dedicated hardware reset for uncritical registers (default, might reduce area). Set package constant <dedicated_reset_c> = TRUE to configure a DEFINED reset value for all CPU registers." severity note;
183
  assert not (dedicated_reset_c = true)  report "NEORV32 CPU CONFIG NOTE: Implementing defined hardware reset for uncritical registers (non-default, reset-to-zero, might increase area)." severity note;
184 56 zero_gravi
  assert not ((def_rst_val_c /= '-') and (def_rst_val_c /= '0')) report "NEORV32 CPU CONFIG ERROR! Invalid configuration of package <def_rst_val_c> constant (has to be '-' or '0')." severity error;
185
 
186 23 zero_gravi
  -- CSR system --
187 56 zero_gravi
  assert not (CPU_EXTENSION_RISCV_Zicsr = false) report "NEORV32 CPU CONFIG WARNING! No exception/interrupt/trap/privileged features available when <CPU_EXTENSION_RISCV_Zicsr> = false." severity warning;
188
 
189
  -- CPU counters (cycle and instret) --
190
  assert not ((CPU_CNT_WIDTH < 0) or (CPU_CNT_WIDTH > 64)) report "NEORV32 CPU CONFIG ERROR! Invalid <CPU_CNT_WIDTH> configuration. Has to be 0..64." severity error;
191
  assert not (CPU_CNT_WIDTH < 64) report "NEORV32 CPU CONFIG WARNING! Implementing CPU <cycle> and <instret> CSRs with reduced size (" & integer'image(CPU_CNT_WIDTH) & "-bit instead of 64-bit). This is not RISC-V compliant and might have unintended SW side effects." severity warning;
192
 
193 23 zero_gravi
  -- U-extension requires Zicsr extension --
194 56 zero_gravi
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (CPU_EXTENSION_RISCV_U = true)) report "NEORV32 CPU CONFIG ERROR! User mode requires <CPU_EXTENSION_RISCV_Zicsr> extension to be enabled." severity error;
195 40 zero_gravi
 
196 38 zero_gravi
  -- Instruction prefetch buffer size --
197
  assert not (is_power_of_two_f(ipb_entries_c) = false) report "NEORV32 CPU CONFIG ERROR! Number of entries in instruction prefetch buffer <ipb_entries_c> has to be a power of two." severity error;
198 15 zero_gravi
 
199 55 zero_gravi
  -- Co-processor timeout counter (for debugging only) --
200
  assert not (cp_timeout_en_c = true) report "NEORV32 CPU CONFIG WARNING! Co-processor timeout counter enabled. This should be used for debugging/simulation only." severity warning;
201 52 zero_gravi
 
202 40 zero_gravi
  -- PMP regions check --
203 53 zero_gravi
  assert not (PMP_NUM_REGIONS > 64) report "NEORV32 CPU CONFIG ERROR! Number of PMP regions <PMP_NUM_REGIONS> out xf valid range (0..64)." severity error;
204 59 zero_gravi
  -- PMP granularity --
205 56 zero_gravi
  assert not ((is_power_of_two_f(PMP_MIN_GRANULARITY) = false) and (PMP_NUM_REGIONS > 0)) report "NEORV32 CPU CONFIG ERROR! <PMP_MIN_GRANULARITY> has to be a power of two." severity error;
206
  assert not ((PMP_MIN_GRANULARITY < 8) and (PMP_NUM_REGIONS > 0)) report "NEORV32 CPU CONFIG ERROR! <PMP_MIN_GRANULARITY> has to be >= 8 bytes." severity error;
207
  -- PMP requires Zicsr extension --
208
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (PMP_NUM_REGIONS > 0)) report "NEORV32 CPU CONFIG ERROR! Physical memory protection (PMP) requires <CPU_EXTENSION_RISCV_Zicsr> extension to be enabled." severity error;
209 40 zero_gravi
 
210 42 zero_gravi
  -- HPM counters check --
211
  assert not (HPM_NUM_CNTS > 29) report "NEORV32 CPU CONFIG ERROR! Number of HPM counters <HPM_NUM_CNTS> out of valid range (0..29)." severity error;
212 60 zero_gravi
  assert not ((HPM_CNT_WIDTH < 0) or (HPM_CNT_WIDTH > 64)) report "NEORV32 CPU CONFIG ERROR! HPM counter width <HPM_CNT_WIDTH> has to be 0..64 bit." severity error;
213 44 zero_gravi
  -- HPM CNT requires Zicsr extension --
214 56 zero_gravi
  assert not ((CPU_EXTENSION_RISCV_Zicsr = false) and (HPM_NUM_CNTS > 0)) report "NEORV32 CPU CONFIG ERROR! Hardware performance monitors (HPM) require <CPU_EXTENSION_RISCV_Zicsr> extension to be enabled." severity error;
215 41 zero_gravi
 
216 61 zero_gravi
  -- Mul-extension --
217
  assert not ((CPU_EXTENSION_RISCV_Zmmul = true) and (CPU_EXTENSION_RISCV_M = true)) report "NEORV32 CPU CONFIG ERROR! <M> and <ZMMUL> extensions cannot co-exist!" severity error;
218
 
219 59 zero_gravi
  -- Debug mode --
220
  assert not ((CPU_EXTENSION_RISCV_DEBUG = true) and (CPU_EXTENSION_RISCV_Zicsr = false)) report "NEORV32 CPU CONFIG ERROR! Debug mode requires <CPU_EXTENSION_RISCV_Zicsr> extension to be enabled." severity error;
221 42 zero_gravi
 
222 59 zero_gravi
 
223 2 zero_gravi
  -- Control Unit ---------------------------------------------------------------------------
224
  -- -------------------------------------------------------------------------------------------
225
  neorv32_cpu_control_inst: neorv32_cpu_control
226
  generic map (
227
    -- General --
228 59 zero_gravi
    HW_THREAD_ID                 => HW_THREAD_ID,                 -- hardware thread id
229
    CPU_BOOT_ADDR                => CPU_BOOT_ADDR,                -- cpu boot address
230
    CPU_DEBUG_ADDR               => CPU_DEBUG_ADDR,               -- cpu debug mode start address
231 2 zero_gravi
    -- RISC-V CPU Extensions --
232 39 zero_gravi
    CPU_EXTENSION_RISCV_A        => CPU_EXTENSION_RISCV_A,        -- implement atomic extension?
233 15 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
234
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
235
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
236 53 zero_gravi
    CPU_EXTENSION_RISCV_Zfinx    => CPU_EXTENSION_RISCV_Zfinx,    -- implement 32-bit floating-point extension (using INT reg!)
237 15 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
238
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
239 61 zero_gravi
    CPU_EXTENSION_RISCV_Zmmul    => CPU_EXTENSION_RISCV_Zmmul,     -- implement multiply-only M sub-extension?
240 59 zero_gravi
    CPU_EXTENSION_RISCV_DEBUG    => CPU_EXTENSION_RISCV_DEBUG,    -- implement CPU debug mode?
241 56 zero_gravi
    -- Extension Options --
242
    CPU_CNT_WIDTH                => CPU_CNT_WIDTH,                -- total width of CPU cycle and instret counters (0..64)
243 15 zero_gravi
    -- Physical memory protection (PMP) --
244 42 zero_gravi
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS,              -- number of regions (0..64)
245
    PMP_MIN_GRANULARITY          => PMP_MIN_GRANULARITY,          -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
246
    -- Hardware Performance Monitors (HPM) --
247 56 zero_gravi
    HPM_NUM_CNTS                 => HPM_NUM_CNTS,                 -- number of implemented HPM counters (0..29)
248
    HPM_CNT_WIDTH                => HPM_CNT_WIDTH                 -- total size of HPM counters
249 2 zero_gravi
  )
250
  port map (
251
    -- global control --
252
    clk_i         => clk_i,       -- global clock, rising edge
253
    rstn_i        => rstn_i,      -- global reset, low-active, async
254
    ctrl_o        => ctrl,        -- main control bus
255
    -- status input --
256 61 zero_gravi
    alu_idone_i   => alu_idone,   -- ALU iterative operation done
257 12 zero_gravi
    bus_i_wait_i  => bus_i_wait,  -- wait for bus
258
    bus_d_wait_i  => bus_d_wait,  -- wait for bus
259 57 zero_gravi
    excl_state_i  => excl_state,  -- atomic/exclusive access lock status
260 2 zero_gravi
    -- data input --
261
    instr_i       => instr,       -- instruction
262 47 zero_gravi
    cmp_i         => comparator,  -- comparator status
263 36 zero_gravi
    alu_add_i     => alu_add,     -- ALU address result
264
    rs1_i         => rs1,         -- rf source 1
265 2 zero_gravi
    -- data output --
266
    imm_o         => imm,         -- immediate
267 6 zero_gravi
    fetch_pc_o    => fetch_pc,    -- PC for instruction fetch
268
    curr_pc_o     => curr_pc,     -- current PC (corresponding to current instruction)
269 2 zero_gravi
    csr_rdata_o   => csr_rdata,   -- CSR read data
270 52 zero_gravi
    -- FPU interface --
271
    fpu_flags_i   => fpu_flags,   -- exception flags
272 59 zero_gravi
    -- debug mode (halt) request --
273
    db_halt_req_i => db_halt_req_i,
274 14 zero_gravi
    -- interrupts (risc-v compliant) --
275
    msw_irq_i     => msw_irq_i,   -- machine software interrupt
276
    mext_irq_i    => mext_irq_i,  -- machine external interrupt
277 2 zero_gravi
    mtime_irq_i   => mtime_irq_i, -- machine timer interrupt
278 58 zero_gravi
    -- non-maskable interrupt --
279
    nm_irq_i      => nm_irq_i,    -- nmi
280 14 zero_gravi
    -- fast interrupts (custom) --
281 47 zero_gravi
    firq_i        => firq_i,      -- fast interrupt trigger
282 11 zero_gravi
    -- system time input from MTIME --
283
    time_i        => time_i,      -- current system time
284 15 zero_gravi
    -- physical memory protection --
285
    pmp_addr_o    => pmp_addr,    -- addresses
286
    pmp_ctrl_o    => pmp_ctrl,    -- configs
287 2 zero_gravi
    -- bus access exceptions --
288
    mar_i         => mar,         -- memory address register
289
    ma_instr_i    => ma_instr,    -- misaligned instruction address
290
    ma_load_i     => ma_load,     -- misaligned load data address
291
    ma_store_i    => ma_store,    -- misaligned store data address
292
    be_instr_i    => be_instr,    -- bus error on instruction access
293
    be_load_i     => be_load,     -- bus error on load data access
294 12 zero_gravi
    be_store_i    => be_store     -- bus error on store data access
295 2 zero_gravi
  );
296
 
297 47 zero_gravi
  -- CPU is sleeping? --
298
  sleep_o <= ctrl(ctrl_sleep_c); -- set when CPU is sleeping (after WFI)
299 2 zero_gravi
 
300 47 zero_gravi
 
301 2 zero_gravi
  -- Register File --------------------------------------------------------------------------
302
  -- -------------------------------------------------------------------------------------------
303 45 zero_gravi
  neorv32_cpu_regfile_inst: neorv32_cpu_regfile
304 2 zero_gravi
  generic map (
305
    CPU_EXTENSION_RISCV_E => CPU_EXTENSION_RISCV_E -- implement embedded RF extension?
306
  )
307
  port map (
308
    -- global control --
309
    clk_i  => clk_i,              -- global clock, rising edge
310
    ctrl_i => ctrl,               -- main control bus
311
    -- data input --
312 52 zero_gravi
    mem_i  => mem_rdata,          -- memory read data
313 2 zero_gravi
    alu_i  => alu_res,            -- ALU result
314
    -- data output --
315
    rs1_o  => rs1,                -- operand 1
316 47 zero_gravi
    rs2_o  => rs2,                -- operand 2
317
    cmp_o  => comparator          -- comparator status
318 2 zero_gravi
  );
319
 
320
 
321
  -- ALU ------------------------------------------------------------------------------------
322
  -- -------------------------------------------------------------------------------------------
323
  neorv32_cpu_alu_inst: neorv32_cpu_alu
324 11 zero_gravi
  generic map (
325 61 zero_gravi
    -- RISC-V CPU Extensions --
326
    CPU_EXTENSION_RISCV_M     => CPU_EXTENSION_RISCV_M,     -- implement mul/div extension?
327
    CPU_EXTENSION_RISCV_Zmmul => CPU_EXTENSION_RISCV_Zmmul, -- implement multiply-only M sub-extension?
328
    CPU_EXTENSION_RISCV_Zfinx => CPU_EXTENSION_RISCV_Zfinx, -- implement 32-bit floating-point extension (using INT reg!)
329
    -- Extension Options --
330
    FAST_MUL_EN               => FAST_MUL_EN,               -- use DSPs for M extension's multiplier
331
    FAST_SHIFT_EN             => FAST_SHIFT_EN              -- use barrel shifter for shift operations
332 11 zero_gravi
  )
333 2 zero_gravi
  port map (
334
    -- global control --
335
    clk_i       => clk_i,         -- global clock, rising edge
336
    rstn_i      => rstn_i,        -- global reset, low-active, async
337
    ctrl_i      => ctrl,          -- main control bus
338
    -- data input --
339
    rs1_i       => rs1,           -- rf source 1
340
    rs2_i       => rs2,           -- rf source 2
341 6 zero_gravi
    pc2_i       => curr_pc,       -- delayed PC
342 2 zero_gravi
    imm_i       => imm,           -- immediate
343 61 zero_gravi
    csr_i       => csr_rdata,     -- CSR read data
344
    cmp_i       => comparator,    -- comparator status
345 2 zero_gravi
    -- data output --
346
    res_o       => alu_res,       -- ALU result
347 36 zero_gravi
    add_o       => alu_add,       -- address computation result
348 61 zero_gravi
    fpu_flags_o => fpu_flags,     -- FPU exception flags
349 2 zero_gravi
    -- status --
350 61 zero_gravi
    idone_o     => alu_idone      -- iterative processing units done?
351 2 zero_gravi
  );
352
 
353
 
354 12 zero_gravi
  -- Bus Interface Unit ---------------------------------------------------------------------
355 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
356
  neorv32_cpu_bus_inst: neorv32_cpu_bus
357
  generic map (
358 53 zero_gravi
    CPU_EXTENSION_RISCV_A => CPU_EXTENSION_RISCV_A, -- implement atomic extension?
359 11 zero_gravi
    CPU_EXTENSION_RISCV_C => CPU_EXTENSION_RISCV_C, -- implement compressed extension?
360 15 zero_gravi
    -- Physical memory protection (PMP) --
361 42 zero_gravi
    PMP_NUM_REGIONS       => PMP_NUM_REGIONS,       -- number of regions (0..64)
362 57 zero_gravi
    PMP_MIN_GRANULARITY   => PMP_MIN_GRANULARITY    -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
363 2 zero_gravi
  )
364
  port map (
365
    -- global control --
366 12 zero_gravi
    clk_i          => clk_i,          -- global clock, rising edge
367 38 zero_gravi
    rstn_i         => rstn_i,         -- global reset, low-active, async
368 12 zero_gravi
    ctrl_i         => ctrl,           -- main control bus
369
    -- cpu instruction fetch interface --
370
    fetch_pc_i     => fetch_pc,       -- PC for instruction fetch
371
    instr_o        => instr,          -- instruction
372
    i_wait_o       => bus_i_wait,     -- wait for fetch to complete
373
    --
374
    ma_instr_o     => ma_instr,       -- misaligned instruction address
375
    be_instr_o     => be_instr,       -- bus error on instruction access
376
    -- cpu data access interface --
377 39 zero_gravi
    addr_i         => alu_add,        -- ALU.add result -> access address
378 53 zero_gravi
    wdata_i        => rs2,            -- write data
379 52 zero_gravi
    rdata_o        => mem_rdata,      -- read data
380 12 zero_gravi
    mar_o          => mar,            -- current memory address register
381
    d_wait_o       => bus_d_wait,     -- wait for access to complete
382
    --
383 57 zero_gravi
    excl_state_o   => excl_state,     -- atomic/exclusive access status
384 12 zero_gravi
    ma_load_o      => ma_load,        -- misaligned load data address
385
    ma_store_o     => ma_store,       -- misaligned store data address
386
    be_load_o      => be_load,        -- bus error on load data access
387
    be_store_o     => be_store,       -- bus error on store data access
388 15 zero_gravi
    -- physical memory protection --
389
    pmp_addr_i     => pmp_addr,       -- addresses
390 61 zero_gravi
    pmp_ctrl_i     => pmp_ctrl,       -- configurations
391 12 zero_gravi
    -- instruction bus --
392
    i_bus_addr_o   => i_bus_addr_o,   -- bus access address
393
    i_bus_rdata_i  => i_bus_rdata_i,  -- bus read data
394
    i_bus_wdata_o  => i_bus_wdata_o,  -- bus write data
395
    i_bus_ben_o    => i_bus_ben_o,    -- byte enable
396
    i_bus_we_o     => i_bus_we_o,     -- write enable
397
    i_bus_re_o     => i_bus_re_o,     -- read enable
398 57 zero_gravi
    i_bus_lock_o   => i_bus_lock_o,   -- exclusive access request
399 12 zero_gravi
    i_bus_ack_i    => i_bus_ack_i,    -- bus transfer acknowledge
400
    i_bus_err_i    => i_bus_err_i,    -- bus transfer error
401
    i_bus_fence_o  => i_bus_fence_o,  -- fence operation
402
    -- data bus --
403
    d_bus_addr_o   => d_bus_addr_o,   -- bus access address
404
    d_bus_rdata_i  => d_bus_rdata_i,  -- bus read data
405
    d_bus_wdata_o  => d_bus_wdata_o,  -- bus write data
406
    d_bus_ben_o    => d_bus_ben_o,    -- byte enable
407
    d_bus_we_o     => d_bus_we_o,     -- write enable
408
    d_bus_re_o     => d_bus_re_o,     -- read enable
409 57 zero_gravi
    d_bus_lock_o   => d_bus_lock_o,   -- exclusive access request
410 12 zero_gravi
    d_bus_ack_i    => d_bus_ack_i,    -- bus transfer acknowledge
411
    d_bus_err_i    => d_bus_err_i,    -- bus transfer error
412 57 zero_gravi
    d_bus_fence_o  => d_bus_fence_o   -- fence operation
413 2 zero_gravi
  );
414
 
415 35 zero_gravi
  -- current privilege level --
416 36 zero_gravi
  i_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
417
  d_bus_priv_o <= ctrl(ctrl_priv_lvl_msb_c downto ctrl_priv_lvl_lsb_c);
418 2 zero_gravi
 
419 35 zero_gravi
 
420 2 zero_gravi
end neorv32_cpu_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.