OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_package.vhd] - Blame information for rev 60

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - Main VHDL package file >>                                                        #
3
-- # ********************************************************************************************* #
4
-- # BSD 3-Clause License                                                                          #
5
-- #                                                                                               #
6 42 zero_gravi
-- # Copyright (c) 2021, Stephan Nolting. All rights reserved.                                     #
7 2 zero_gravi
-- #                                                                                               #
8
-- # Redistribution and use in source and binary forms, with or without modification, are          #
9
-- # permitted provided that the following conditions are met:                                     #
10
-- #                                                                                               #
11
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
12
-- #    conditions and the following disclaimer.                                                   #
13
-- #                                                                                               #
14
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
15
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
16
-- #    provided with the distribution.                                                            #
17
-- #                                                                                               #
18
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
19
-- #    endorse or promote products derived from this software without specific prior written      #
20
-- #    permission.                                                                                #
21
-- #                                                                                               #
22
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
23
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
24
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
25
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
26
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
27
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
28
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
29
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
30
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
31
-- # ********************************************************************************************* #
32
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
33
-- #################################################################################################
34
 
35
library ieee;
36
use ieee.std_logic_1164.all;
37
use ieee.numeric_std.all;
38
 
39
package neorv32_package is
40
 
41 36 zero_gravi
  -- Architecture Configuration -------------------------------------------------------------
42
  -- -------------------------------------------------------------------------------------------
43 40 zero_gravi
  -- address space --
44
  constant ispace_base_c : std_ulogic_vector(31 downto 0) := x"00000000"; -- default instruction memory address space base address
45
  constant dspace_base_c : std_ulogic_vector(31 downto 0) := x"80000000"; -- default data memory address space base address
46 36 zero_gravi
 
47 60 zero_gravi
  -- external bus interface --
48
  constant wb_pipe_mode_c    : boolean := false; -- external bus protocol: false=classic/standard wishbone mode (default), true=pipelined wishbone mode
49
  constant xbus_big_endian_c : boolean := false; -- external memory access byte order: true=big-endian, false=little-endian (default)
50 40 zero_gravi
 
51
  -- CPU core --
52 57 zero_gravi
  constant ipb_entries_c     : natural := 4; -- entries in CPU instruction prefetch buffer, has to be a power of 2, default=2
53 56 zero_gravi
  constant cp_timeout_en_c   : boolean := false; -- auto-terminate pending co-processor operations after 256 cycles (for debugging only), default = false
54
  constant dedicated_reset_c : boolean := false; -- use dedicated hardware reset value for UNCRITICAL registers (FALSE=reset value is irrelevant (might simplify HW), default; TRUE=defined LOW reset value)
55 40 zero_gravi
 
56 54 zero_gravi
  -- "critical" number of implemented PMP regions --
57
  -- if more PMP regions (> pmp_num_regions_critical_c) are defined, another register stage is automatically inserted into the memory interfaces
58
  -- increasing instruction fetch & data access latency by +1 cycle but also reducing critical path length
59
  constant pmp_num_regions_critical_c : natural := 8; -- default=8
60 47 zero_gravi
 
61 57 zero_gravi
  -- "response time window" for processor-internal memories and IO devices
62
  constant max_proc_int_response_time_c : natural := 15; -- cycles after which an *unacknowledged* internal bus access will timeout and trigger a bus fault exception (min 2)
63
 
64 59 zero_gravi
  -- jtag tap - identifier --
65
  constant jtag_tap_idcode_version_c : std_ulogic_vector(03 downto 0) := x"0"; -- version
66
  constant jtag_tap_idcode_partid_c  : std_ulogic_vector(15 downto 0) := x"cafe"; -- part number
67
  constant jtag_tap_idcode_manid_c   : std_ulogic_vector(10 downto 0) := "00000000000"; -- manufacturer id
68
 
69 12 zero_gravi
  -- Helper Functions -----------------------------------------------------------------------
70 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
71
  function index_size_f(input : natural) return natural;
72
  function cond_sel_natural_f(cond : boolean; val_t : natural; val_f : natural) return natural;
73 56 zero_gravi
  function cond_sel_int_f(cond : boolean; val_t : integer; val_f : integer) return integer;
74 2 zero_gravi
  function cond_sel_stdulogicvector_f(cond : boolean; val_t : std_ulogic_vector; val_f : std_ulogic_vector) return std_ulogic_vector;
75 56 zero_gravi
  function cond_sel_stdulogic_f(cond : boolean; val_t : std_ulogic; val_f : std_ulogic) return std_ulogic;
76 50 zero_gravi
  function cond_sel_string_f(cond : boolean; val_t : string; val_f : string) return string;
77 2 zero_gravi
  function bool_to_ulogic_f(cond : boolean) return std_ulogic;
78 60 zero_gravi
  function or_reduce_f(a : std_ulogic_vector) return std_ulogic;
79
  function and_reduce_f(a : std_ulogic_vector) return std_ulogic;
80
  function xor_reduce_f(a : std_ulogic_vector) return std_ulogic;
81 6 zero_gravi
  function to_hexchar_f(input : std_ulogic_vector(3 downto 0)) return character;
82 40 zero_gravi
  function hexchar_to_stdulogicvector_f(input : character) return std_ulogic_vector;
83 32 zero_gravi
  function bit_rev_f(input : std_ulogic_vector) return std_ulogic_vector;
84 36 zero_gravi
  function is_power_of_two_f(input : natural) return boolean;
85 40 zero_gravi
  function bswap32_f(input : std_ulogic_vector) return std_ulogic_vector;
86 2 zero_gravi
 
87 56 zero_gravi
  -- Architecture Constants (do not modify!) ------------------------------------------------
88
  -- -------------------------------------------------------------------------------------------
89
  constant data_width_c   : natural := 32; -- native data path width - do not change!
90 60 zero_gravi
  constant hw_version_c   : std_ulogic_vector(31 downto 0) := x"01050605"; -- no touchy!
91 56 zero_gravi
  constant archid_c       : natural := 19; -- official NEORV32 architecture ID - hands off!
92
  constant rf_r0_is_reg_c : boolean := true; -- x0 is a *physical register* that has to be initialized to zero by the CPU
93
  constant def_rst_val_c  : std_ulogic := cond_sel_stdulogic_f(dedicated_reset_c, '0', '-');
94
 
95 15 zero_gravi
  -- Internal Types -------------------------------------------------------------------------
96
  -- -------------------------------------------------------------------------------------------
97 42 zero_gravi
  type pmp_ctrl_if_t is array (0 to 63) of std_ulogic_vector(07 downto 0);
98
  type pmp_addr_if_t is array (0 to 63) of std_ulogic_vector(33 downto 0);
99 49 zero_gravi
  type cp_data_if_t  is array (0 to 7)  of std_ulogic_vector(data_width_c-1 downto 0);
100 15 zero_gravi
 
101 23 zero_gravi
  -- Processor-Internal Address Space Layout ------------------------------------------------
102
  -- -------------------------------------------------------------------------------------------
103 34 zero_gravi
  -- Internal Instruction Memory (IMEM) and Date Memory (DMEM) --
104 39 zero_gravi
  constant imem_base_c          : std_ulogic_vector(data_width_c-1 downto 0) := ispace_base_c; -- internal instruction memory base address
105
  constant dmem_base_c          : std_ulogic_vector(data_width_c-1 downto 0) := dspace_base_c; -- internal data memory base address
106 42 zero_gravi
  --> internal data/instruction memory sizes are configured via top's generics
107 2 zero_gravi
 
108 23 zero_gravi
  -- Internal Bootloader ROM --
109 56 zero_gravi
  constant boot_rom_base_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffff0000"; -- bootloader base address, fixed!
110 47 zero_gravi
  constant boot_rom_size_c      : natural := 4*1024; -- module's address space in bytes
111
  constant boot_rom_max_size_c  : natural := 32*1024; -- max module's address space in bytes, fixed!
112 23 zero_gravi
 
113 59 zero_gravi
  -- On-Chip Debugger: Debug Module --
114
  constant dm_base_c            : std_ulogic_vector(data_width_c-1 downto 0) := x"fffff800"; -- base address, fixed!
115
  constant dm_size_c            : natural := 4*32*4; -- debug ROM address space in bytes, fixed
116
  constant dm_code_base_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"fffff800";
117
  constant dm_pbuf_base_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"fffff880";
118
  constant dm_data_base_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"fffff900";
119
  constant dm_sreg_base_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"fffff980";
120
 
121 2 zero_gravi
  -- IO: Peripheral Devices ("IO") Area --
122
  -- Control register(s) (including the device-enable) should be located at the base address of each device
123 60 zero_gravi
  constant io_base_c            : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe00";
124
  constant io_size_c            : natural := 512; -- module's address space in bytes, fixed!
125 2 zero_gravi
 
126 47 zero_gravi
  -- Custom Functions Subsystem (CFS) --
127 60 zero_gravi
  constant cfs_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe00"; -- base address
128
  constant cfs_size_c           : natural := 64*4; -- module's address space in bytes
129
  constant cfs_reg0_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe00";
130
  constant cfs_reg1_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe04";
131
  constant cfs_reg2_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe08";
132
  constant cfs_reg3_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe0c";
133
  constant cfs_reg4_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe10";
134
  constant cfs_reg5_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe14";
135
  constant cfs_reg6_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe18";
136
  constant cfs_reg7_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe1c";
137
  constant cfs_reg8_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe20";
138
  constant cfs_reg9_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe24";
139
  constant cfs_reg10_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe28";
140
  constant cfs_reg11_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe2c";
141
  constant cfs_reg12_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe30";
142
  constant cfs_reg13_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe34";
143
  constant cfs_reg14_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe38";
144
  constant cfs_reg15_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe3c";
145
  constant cfs_reg16_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe40";
146
  constant cfs_reg17_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe44";
147
  constant cfs_reg18_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe48";
148
  constant cfs_reg19_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe4c";
149
  constant cfs_reg20_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe50";
150
  constant cfs_reg21_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe54";
151
  constant cfs_reg22_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe58";
152
  constant cfs_reg23_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe5c";
153
  constant cfs_reg24_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe60";
154
  constant cfs_reg25_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe64";
155
  constant cfs_reg26_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe68";
156
  constant cfs_reg27_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe6c";
157
  constant cfs_reg28_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe70";
158
  constant cfs_reg29_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe74";
159
  constant cfs_reg30_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe78";
160
  constant cfs_reg31_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe7c";
161 47 zero_gravi
 
162 60 zero_gravi
  -- Pulse-Width Modulation Controller (PWM) --
163
  constant pwm_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe80"; -- base address
164
  constant pwm_size_c           : natural := 16*4; -- module's address space in bytes
165
  constant pwm_ctrl_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe80";
166
  constant pwm_duty0_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe84";
167
  constant pwm_duty1_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe88";
168
  constant pwm_duty2_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe8c";
169
  constant pwm_duty3_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe90";
170
  constant pwm_duty4_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe94";
171
  constant pwm_duty5_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe98";
172
  constant pwm_duty6_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffe9c";
173
  constant pwm_duty7_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffea0";
174
  constant pwm_duty8_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffea4";
175
  constant pwm_duty9_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffea8";
176
  constant pwm_duty10_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffeac";
177
  constant pwm_duty11_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffeb0";
178
  constant pwm_duty12_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffeb4";
179
  constant pwm_duty13_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffeb8";
180
  constant pwm_duty14_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"fffffebc";
181
 
182
  -- reserved --
183
--constant reserved_base_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffc0"; -- base address
184
--constant reserved_size_c      : natural := 16*4; -- module's address space in bytes
185
 
186
  -- reserved --
187
--constant reserved_base_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff00"; -- base address
188
--constant reserved_size_c      : natural := 32*4; -- module's address space in bytes
189
 
190 2 zero_gravi
  -- General Purpose Input/Output Unit (GPIO) --
191 56 zero_gravi
  constant gpio_base_c          : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff80"; -- base address
192 47 zero_gravi
  constant gpio_size_c          : natural := 2*4; -- module's address space in bytes
193 56 zero_gravi
  constant gpio_in_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff80";
194
  constant gpio_out_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff84";
195 2 zero_gravi
 
196 30 zero_gravi
  -- True Random Number Generator (TRNG) --
197 56 zero_gravi
  constant trng_base_c          : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff88"; -- base address
198 47 zero_gravi
  constant trng_size_c          : natural := 1*4; -- module's address space in bytes
199 56 zero_gravi
  constant trng_ctrl_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff88";
200 2 zero_gravi
 
201
  -- Watch Dog Timer (WDT) --
202 56 zero_gravi
  constant wdt_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff8c"; -- base address
203 47 zero_gravi
  constant wdt_size_c           : natural := 1*4; -- module's address space in bytes
204 56 zero_gravi
  constant wdt_ctrl_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff8c";
205 2 zero_gravi
 
206
  -- Machine System Timer (MTIME) --
207 56 zero_gravi
  constant mtime_base_c         : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff90"; -- base address
208 47 zero_gravi
  constant mtime_size_c         : natural := 4*4; -- module's address space in bytes
209 56 zero_gravi
  constant mtime_time_lo_addr_c : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff90";
210
  constant mtime_time_hi_addr_c : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff94";
211
  constant mtime_cmp_lo_addr_c  : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff98";
212
  constant mtime_cmp_hi_addr_c  : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffff9c";
213 2 zero_gravi
 
214 58 zero_gravi
  -- Primary Universal Asynchronous Receiver/Transmitter (UART0) --
215 56 zero_gravi
  constant uart0_base_c         : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffa0"; -- base address
216 50 zero_gravi
  constant uart0_size_c         : natural := 2*4; -- module's address space in bytes
217 56 zero_gravi
  constant uart0_ctrl_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffa0";
218
  constant uart0_rtx_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffa4";
219 2 zero_gravi
 
220
  -- Serial Peripheral Interface (SPI) --
221 56 zero_gravi
  constant spi_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffa8"; -- base address
222 47 zero_gravi
  constant spi_size_c           : natural := 2*4; -- module's address space in bytes
223 56 zero_gravi
  constant spi_ctrl_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffa8";
224
  constant spi_rtx_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffac";
225 2 zero_gravi
 
226
  -- Two Wire Interface (TWI) --
227 56 zero_gravi
  constant twi_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffb0"; -- base address
228 47 zero_gravi
  constant twi_size_c           : natural := 2*4; -- module's address space in bytes
229 56 zero_gravi
  constant twi_ctrl_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffb0";
230
  constant twi_rtx_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffb4";
231 2 zero_gravi
 
232 60 zero_gravi
  -- reserved --
233
--constant reserved_base_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffb8"; -- base address
234
--constant reserved_size_c      : natural := 2*4; -- module's address space in bytes
235 2 zero_gravi
 
236 49 zero_gravi
  -- Numerically-Controlled Oscillator (NCO) --
237 56 zero_gravi
  constant nco_base_c           : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffc0"; -- base address
238 49 zero_gravi
  constant nco_size_c           : natural := 4*4; -- module's address space in bytes
239 56 zero_gravi
  constant nco_ctrl_addr_c      : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffc0";
240
  constant nco_ch0_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffc4";
241
  constant nco_ch1_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffc8";
242
  constant nco_ch2_addr_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffcc";
243 49 zero_gravi
 
244 58 zero_gravi
  -- Secondary Universal Asynchronous Receiver/Transmitter (UART1) --
245 56 zero_gravi
  constant uart1_base_c         : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffd0"; -- base address
246 50 zero_gravi
  constant uart1_size_c         : natural := 2*4; -- module's address space in bytes
247 56 zero_gravi
  constant uart1_ctrl_addr_c    : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffd0";
248
  constant uart1_rtx_addr_c     : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffd4";
249 50 zero_gravi
 
250 52 zero_gravi
  -- Smart LED (WS2811/WS2812) Interface (NEOLED) --
251 56 zero_gravi
  constant neoled_base_c        : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffd8"; -- base address
252 52 zero_gravi
  constant neoled_size_c        : natural := 2*4; -- module's address space in bytes
253 56 zero_gravi
  constant neoled_ctrl_addr_c   : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffd8";
254
  constant neoled_data_addr_c   : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffdc";
255 12 zero_gravi
 
256 23 zero_gravi
  -- System Information Memory (SYSINFO) --
257 56 zero_gravi
  constant sysinfo_base_c       : std_ulogic_vector(data_width_c-1 downto 0) := x"ffffffe0"; -- base address
258 47 zero_gravi
  constant sysinfo_size_c       : natural := 8*4; -- module's address space in bytes
259 12 zero_gravi
 
260 59 zero_gravi
  -- Main CPU Control Bus -------------------------------------------------------------------
261 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
262
  -- register file --
263 49 zero_gravi
  constant ctrl_rf_in_mux_c     : natural :=  0; -- input source select lsb (0=MEM, 1=ALU)
264
  constant ctrl_rf_rs1_adr0_c   : natural :=  1; -- source register 1 address bit 0
265
  constant ctrl_rf_rs1_adr1_c   : natural :=  2; -- source register 1 address bit 1
266
  constant ctrl_rf_rs1_adr2_c   : natural :=  3; -- source register 1 address bit 2
267
  constant ctrl_rf_rs1_adr3_c   : natural :=  4; -- source register 1 address bit 3
268
  constant ctrl_rf_rs1_adr4_c   : natural :=  5; -- source register 1 address bit 4
269
  constant ctrl_rf_rs2_adr0_c   : natural :=  6; -- source register 2 address bit 0
270
  constant ctrl_rf_rs2_adr1_c   : natural :=  7; -- source register 2 address bit 1
271
  constant ctrl_rf_rs2_adr2_c   : natural :=  8; -- source register 2 address bit 2
272
  constant ctrl_rf_rs2_adr3_c   : natural :=  9; -- source register 2 address bit 3
273
  constant ctrl_rf_rs2_adr4_c   : natural := 10; -- source register 2 address bit 4
274 58 zero_gravi
  constant ctrl_rf_rd_adr0_c    : natural := 11; -- destination register address bit 0
275
  constant ctrl_rf_rd_adr1_c    : natural := 12; -- destination register address bit 1
276
  constant ctrl_rf_rd_adr2_c    : natural := 13; -- destination register address bit 2
277
  constant ctrl_rf_rd_adr3_c    : natural := 14; -- destination register address bit 3
278
  constant ctrl_rf_rd_adr4_c    : natural := 15; -- destination register address bit 4
279 49 zero_gravi
  constant ctrl_rf_wb_en_c      : natural := 16; -- write back enable
280
  constant ctrl_rf_r0_we_c      : natural := 17; -- force write access and force rd=r0
281 2 zero_gravi
  -- alu --
282 49 zero_gravi
  constant ctrl_alu_arith_c     : natural := 18; -- ALU arithmetic command
283
  constant ctrl_alu_logic0_c    : natural := 19; -- ALU logic command bit 0
284
  constant ctrl_alu_logic1_c    : natural := 20; -- ALU logic command bit 1
285
  constant ctrl_alu_func0_c     : natural := 21; -- ALU function select command bit 0
286
  constant ctrl_alu_func1_c     : natural := 22; -- ALU function select command bit 1
287
  constant ctrl_alu_addsub_c    : natural := 23; -- 0=ADD, 1=SUB
288
  constant ctrl_alu_opa_mux_c   : natural := 24; -- operand A select (0=rs1, 1=PC)
289
  constant ctrl_alu_opb_mux_c   : natural := 25; -- operand B select (0=rs2, 1=IMM)
290
  constant ctrl_alu_unsigned_c  : natural := 26; -- is unsigned ALU operation
291
  constant ctrl_alu_shift_dir_c : natural := 27; -- shift direction (0=left, 1=right)
292
  constant ctrl_alu_shift_ar_c  : natural := 28; -- is arithmetic shift
293 2 zero_gravi
  -- bus interface --
294 49 zero_gravi
  constant ctrl_bus_size_lsb_c  : natural := 29; -- transfer size lsb (00=byte, 01=half-word)
295
  constant ctrl_bus_size_msb_c  : natural := 30; -- transfer size msb (10=word, 11=?)
296
  constant ctrl_bus_rd_c        : natural := 31; -- read data request
297
  constant ctrl_bus_wr_c        : natural := 32; -- write data request
298
  constant ctrl_bus_if_c        : natural := 33; -- instruction fetch request
299
  constant ctrl_bus_mo_we_c     : natural := 34; -- memory address and data output register write enable
300
  constant ctrl_bus_mi_we_c     : natural := 35; -- memory data input register write enable
301 53 zero_gravi
  constant ctrl_bus_unsigned_c  : natural := 36; -- is unsigned load
302
  constant ctrl_bus_ierr_ack_c  : natural := 37; -- acknowledge instruction fetch bus exceptions
303
  constant ctrl_bus_derr_ack_c  : natural := 38; -- acknowledge data access bus exceptions
304
  constant ctrl_bus_fence_c     : natural := 39; -- executed fence operation
305
  constant ctrl_bus_fencei_c    : natural := 40; -- executed fencei operation
306 57 zero_gravi
  constant ctrl_bus_lock_c      : natural := 41; -- make atomic/exclusive access lock
307
  constant ctrl_bus_de_lock_c   : natural := 42; -- remove atomic/exclusive access 
308
  constant ctrl_bus_ch_lock_c   : natural := 43; -- evaluate atomic/exclusive lock (SC operation)
309 26 zero_gravi
  -- co-processors --
310 57 zero_gravi
  constant ctrl_cp_id_lsb_c     : natural := 44; -- cp select ID lsb
311
  constant ctrl_cp_id_hsb_c     : natural := 45; -- cp select ID
312
  constant ctrl_cp_id_msb_c     : natural := 46; -- cp select ID msb
313 44 zero_gravi
  -- instruction's control blocks (used by cpu co-processors) --
314 53 zero_gravi
  constant ctrl_ir_funct3_0_c   : natural := 47; -- funct3 bit 0
315
  constant ctrl_ir_funct3_1_c   : natural := 48; -- funct3 bit 1
316
  constant ctrl_ir_funct3_2_c   : natural := 49; -- funct3 bit 2
317
  constant ctrl_ir_funct12_0_c  : natural := 50; -- funct12 bit 0
318
  constant ctrl_ir_funct12_1_c  : natural := 51; -- funct12 bit 1
319
  constant ctrl_ir_funct12_2_c  : natural := 52; -- funct12 bit 2
320
  constant ctrl_ir_funct12_3_c  : natural := 53; -- funct12 bit 3
321
  constant ctrl_ir_funct12_4_c  : natural := 54; -- funct12 bit 4
322
  constant ctrl_ir_funct12_5_c  : natural := 55; -- funct12 bit 5
323
  constant ctrl_ir_funct12_6_c  : natural := 56; -- funct12 bit 6
324
  constant ctrl_ir_funct12_7_c  : natural := 57; -- funct12 bit 7
325
  constant ctrl_ir_funct12_8_c  : natural := 58; -- funct12 bit 8
326
  constant ctrl_ir_funct12_9_c  : natural := 59; -- funct12 bit 9
327
  constant ctrl_ir_funct12_10_c : natural := 60; -- funct12 bit 10
328
  constant ctrl_ir_funct12_11_c : natural := 61; -- funct12 bit 11
329
  constant ctrl_ir_opcode7_0_c  : natural := 62; -- opcode7 bit 0
330
  constant ctrl_ir_opcode7_1_c  : natural := 63; -- opcode7 bit 1
331
  constant ctrl_ir_opcode7_2_c  : natural := 64; -- opcode7 bit 2
332
  constant ctrl_ir_opcode7_3_c  : natural := 65; -- opcode7 bit 3
333
  constant ctrl_ir_opcode7_4_c  : natural := 66; -- opcode7 bit 4
334
  constant ctrl_ir_opcode7_5_c  : natural := 67; -- opcode7 bit 5
335
  constant ctrl_ir_opcode7_6_c  : natural := 68; -- opcode7 bit 6
336 47 zero_gravi
  -- CPU status --
337 57 zero_gravi
  constant ctrl_priv_lvl_lsb_c  : natural := 69; -- privilege level lsb
338
  constant ctrl_priv_lvl_msb_c  : natural := 70; -- privilege level msb
339
  constant ctrl_sleep_c         : natural := 71; -- set when CPU is in sleep mode
340
  constant ctrl_trap_c          : natural := 72; -- set when CPU is entering trap execution
341 59 zero_gravi
  constant ctrl_debug_running_c : natural := 73; -- CPU is in debug mode when set
342 2 zero_gravi
  -- control bus size --
343 59 zero_gravi
  constant ctrl_width_c         : natural := 74; -- control bus size
344 2 zero_gravi
 
345 47 zero_gravi
  -- Comparator Bus -------------------------------------------------------------------------
346 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
347 47 zero_gravi
  constant cmp_equal_c : natural := 0;
348
  constant cmp_less_c  : natural := 1; -- for signed and unsigned comparisons
349 2 zero_gravi
 
350
  -- RISC-V Opcode Layout -------------------------------------------------------------------
351
  -- -------------------------------------------------------------------------------------------
352
  constant instr_opcode_lsb_c  : natural :=  0; -- opcode bit 0
353
  constant instr_opcode_msb_c  : natural :=  6; -- opcode bit 6
354
  constant instr_rd_lsb_c      : natural :=  7; -- destination register address bit 0
355
  constant instr_rd_msb_c      : natural := 11; -- destination register address bit 4
356
  constant instr_funct3_lsb_c  : natural := 12; -- funct3 bit 0
357
  constant instr_funct3_msb_c  : natural := 14; -- funct3 bit 2
358
  constant instr_rs1_lsb_c     : natural := 15; -- source register 1 address bit 0
359
  constant instr_rs1_msb_c     : natural := 19; -- source register 1 address bit 4
360
  constant instr_rs2_lsb_c     : natural := 20; -- source register 2 address bit 0
361
  constant instr_rs2_msb_c     : natural := 24; -- source register 2 address bit 4
362
  constant instr_funct7_lsb_c  : natural := 25; -- funct7 bit 0
363
  constant instr_funct7_msb_c  : natural := 31; -- funct7 bit 6
364
  constant instr_funct12_lsb_c : natural := 20; -- funct12 bit 0
365
  constant instr_funct12_msb_c : natural := 31; -- funct12 bit 11
366
  constant instr_imm12_lsb_c   : natural := 20; -- immediate12 bit 0
367
  constant instr_imm12_msb_c   : natural := 31; -- immediate12 bit 11
368
  constant instr_imm20_lsb_c   : natural := 12; -- immediate20 bit 0
369
  constant instr_imm20_msb_c   : natural := 31; -- immediate20 bit 21
370
  constant instr_csr_id_lsb_c  : natural := 20; -- csr select bit 0
371
  constant instr_csr_id_msb_c  : natural := 31; -- csr select bit 11
372 39 zero_gravi
  constant instr_funct5_lsb_c  : natural := 27; -- funct5 select bit 0
373
  constant instr_funct5_msb_c  : natural := 31; -- funct5 select bit 4
374 2 zero_gravi
 
375
  -- RISC-V Opcodes -------------------------------------------------------------------------
376
  -- -------------------------------------------------------------------------------------------
377
  -- alu --
378
  constant opcode_lui_c    : std_ulogic_vector(6 downto 0) := "0110111"; -- load upper immediate
379
  constant opcode_auipc_c  : std_ulogic_vector(6 downto 0) := "0010111"; -- add upper immediate to PC
380
  constant opcode_alui_c   : std_ulogic_vector(6 downto 0) := "0010011"; -- ALU operation with immediate (operation via funct3 and funct7)
381
  constant opcode_alu_c    : std_ulogic_vector(6 downto 0) := "0110011"; -- ALU operation (operation via funct3 and funct7)
382
  -- control flow --
383
  constant opcode_jal_c    : std_ulogic_vector(6 downto 0) := "1101111"; -- jump and link
384 29 zero_gravi
  constant opcode_jalr_c   : std_ulogic_vector(6 downto 0) := "1100111"; -- jump and link with register
385 2 zero_gravi
  constant opcode_branch_c : std_ulogic_vector(6 downto 0) := "1100011"; -- branch (condition set via funct3)
386
  -- memory access --
387
  constant opcode_load_c   : std_ulogic_vector(6 downto 0) := "0000011"; -- load (data type via funct3)
388
  constant opcode_store_c  : std_ulogic_vector(6 downto 0) := "0100011"; -- store (data type via funct3)
389
  -- system/csr --
390 8 zero_gravi
  constant opcode_fence_c  : std_ulogic_vector(6 downto 0) := "0001111"; -- fence / fence.i
391 2 zero_gravi
  constant opcode_syscsr_c : std_ulogic_vector(6 downto 0) := "1110011"; -- system/csr access (type via funct3)
392 52 zero_gravi
  -- atomic memory access (A) --
393 39 zero_gravi
  constant opcode_atomic_c : std_ulogic_vector(6 downto 0) := "0101111"; -- atomic operations (A extension)
394 53 zero_gravi
  -- floating point operations (Zfinx-only) (F/D/H/Q) --
395
  constant opcode_fop_c    : std_ulogic_vector(6 downto 0) := "1010011"; -- dual/single opearand instruction
396 2 zero_gravi
 
397
  -- RISC-V Funct3 --------------------------------------------------------------------------
398
  -- -------------------------------------------------------------------------------------------
399
  -- control flow --
400
  constant funct3_beq_c    : std_ulogic_vector(2 downto 0) := "000"; -- branch if equal
401
  constant funct3_bne_c    : std_ulogic_vector(2 downto 0) := "001"; -- branch if not equal
402
  constant funct3_blt_c    : std_ulogic_vector(2 downto 0) := "100"; -- branch if less than
403
  constant funct3_bge_c    : std_ulogic_vector(2 downto 0) := "101"; -- branch if greater than or equal
404
  constant funct3_bltu_c   : std_ulogic_vector(2 downto 0) := "110"; -- branch if less than (unsigned)
405
  constant funct3_bgeu_c   : std_ulogic_vector(2 downto 0) := "111"; -- branch if greater than or equal (unsigned)
406
  -- memory access --
407
  constant funct3_lb_c     : std_ulogic_vector(2 downto 0) := "000"; -- load byte
408
  constant funct3_lh_c     : std_ulogic_vector(2 downto 0) := "001"; -- load half word
409
  constant funct3_lw_c     : std_ulogic_vector(2 downto 0) := "010"; -- load word
410
  constant funct3_lbu_c    : std_ulogic_vector(2 downto 0) := "100"; -- load byte (unsigned)
411
  constant funct3_lhu_c    : std_ulogic_vector(2 downto 0) := "101"; -- load half word (unsigned)
412
  constant funct3_sb_c     : std_ulogic_vector(2 downto 0) := "000"; -- store byte
413
  constant funct3_sh_c     : std_ulogic_vector(2 downto 0) := "001"; -- store half word
414
  constant funct3_sw_c     : std_ulogic_vector(2 downto 0) := "010"; -- store word
415
  -- alu --
416
  constant funct3_subadd_c : std_ulogic_vector(2 downto 0) := "000"; -- sub/add via funct7
417
  constant funct3_sll_c    : std_ulogic_vector(2 downto 0) := "001"; -- shift logical left
418
  constant funct3_slt_c    : std_ulogic_vector(2 downto 0) := "010"; -- set on less
419
  constant funct3_sltu_c   : std_ulogic_vector(2 downto 0) := "011"; -- set on less unsigned
420
  constant funct3_xor_c    : std_ulogic_vector(2 downto 0) := "100"; -- xor
421
  constant funct3_sr_c     : std_ulogic_vector(2 downto 0) := "101"; -- shift right via funct7
422
  constant funct3_or_c     : std_ulogic_vector(2 downto 0) := "110"; -- or
423
  constant funct3_and_c    : std_ulogic_vector(2 downto 0) := "111"; -- and
424
  -- system/csr --
425 59 zero_gravi
  constant funct3_env_c    : std_ulogic_vector(2 downto 0) := "000"; -- ecall, ebreak, mret, wfi, ...
426 2 zero_gravi
  constant funct3_csrrw_c  : std_ulogic_vector(2 downto 0) := "001"; -- atomic r/w
427
  constant funct3_csrrs_c  : std_ulogic_vector(2 downto 0) := "010"; -- atomic read & set bit
428
  constant funct3_csrrc_c  : std_ulogic_vector(2 downto 0) := "011"; -- atomic read & clear bit
429
  constant funct3_csrrwi_c : std_ulogic_vector(2 downto 0) := "101"; -- atomic r/w immediate
430
  constant funct3_csrrsi_c : std_ulogic_vector(2 downto 0) := "110"; -- atomic read & set bit immediate
431
  constant funct3_csrrci_c : std_ulogic_vector(2 downto 0) := "111"; -- atomic read & clear bit immediate
432 8 zero_gravi
  -- fence --
433
  constant funct3_fence_c  : std_ulogic_vector(2 downto 0) := "000"; -- fence - order IO/memory access (->NOP)
434
  constant funct3_fencei_c : std_ulogic_vector(2 downto 0) := "001"; -- fencei - instructon stream sync
435 2 zero_gravi
 
436 39 zero_gravi
  -- RISC-V Funct12 -------------------------------------------------------------------------
437 11 zero_gravi
  -- -------------------------------------------------------------------------------------------
438
  -- system --
439
  constant funct12_ecall_c  : std_ulogic_vector(11 downto 0) := x"000"; -- ECALL
440
  constant funct12_ebreak_c : std_ulogic_vector(11 downto 0) := x"001"; -- EBREAK
441
  constant funct12_mret_c   : std_ulogic_vector(11 downto 0) := x"302"; -- MRET
442
  constant funct12_wfi_c    : std_ulogic_vector(11 downto 0) := x"105"; -- WFI
443 59 zero_gravi
  constant funct12_dret_c   : std_ulogic_vector(11 downto 0) := x"7b2"; -- DRET
444 11 zero_gravi
 
445 39 zero_gravi
  -- RISC-V Funct5 --------------------------------------------------------------------------
446
  -- -------------------------------------------------------------------------------------------
447
  -- atomic operations --
448
  constant funct5_a_lr_c : std_ulogic_vector(4 downto 0) := "00010"; -- LR
449
  constant funct5_a_sc_c : std_ulogic_vector(4 downto 0) := "00011"; -- SC
450
 
451 54 zero_gravi
  -- RISC-V Floating-Point Stuff ------------------------------------------------------------
452 52 zero_gravi
  -- -------------------------------------------------------------------------------------------
453 54 zero_gravi
  -- formats --
454
  constant float_single_c : std_ulogic_vector(1 downto 0) := "00"; -- single-precision (32-bit)
455
  constant float_double_c : std_ulogic_vector(1 downto 0) := "01"; -- double-precision (64-bit)
456
  constant float_half_c   : std_ulogic_vector(1 downto 0) := "10"; -- half-precision (16-bit)
457
  constant float_quad_c   : std_ulogic_vector(1 downto 0) := "11"; -- quad-precision (128-bit)
458 52 zero_gravi
 
459 54 zero_gravi
  -- number class flags --
460
  constant fp_class_neg_inf_c    : natural := 0; -- negative infinity
461
  constant fp_class_neg_norm_c   : natural := 1; -- negative normal number
462
  constant fp_class_neg_denorm_c : natural := 2; -- negative subnormal number
463
  constant fp_class_neg_zero_c   : natural := 3; -- negative zero
464
  constant fp_class_pos_zero_c   : natural := 4; -- positive zero
465
  constant fp_class_pos_denorm_c : natural := 5; -- positive subnormal number
466
  constant fp_class_pos_norm_c   : natural := 6; -- positive normal number
467
  constant fp_class_pos_inf_c    : natural := 7; -- positive infinity
468
  constant fp_class_snan_c       : natural := 8; -- signaling NaN (sNaN)
469
  constant fp_class_qnan_c       : natural := 9; -- quiet NaN (qNaN)
470
 
471
  -- exception flags --
472
  constant fp_exc_nv_c : natural := 0; -- invalid operation
473
  constant fp_exc_dz_c : natural := 1; -- divide by zero
474
  constant fp_exc_of_c : natural := 2; -- overflow
475
  constant fp_exc_uf_c : natural := 3; -- underflow
476
  constant fp_exc_nx_c : natural := 4; -- inexact
477
 
478
  -- special values (single-precision) --
479
  constant fp_single_qnan_c     : std_ulogic_vector(31 downto 0) := x"7fc00000"; -- quiet NaN
480
  constant fp_single_snan_c     : std_ulogic_vector(31 downto 0) := x"7fa00000"; -- signaling NaN
481
  constant fp_single_pos_inf_c  : std_ulogic_vector(31 downto 0) := x"7f800000"; -- positive infinity
482
  constant fp_single_neg_inf_c  : std_ulogic_vector(31 downto 0) := x"ff800000"; -- negative infinity
483
  constant fp_single_pos_zero_c : std_ulogic_vector(31 downto 0) := x"00000000"; -- positive zero
484
  constant fp_single_neg_zero_c : std_ulogic_vector(31 downto 0) := x"80000000"; -- negative zero
485
 
486 29 zero_gravi
  -- RISC-V CSR Addresses -------------------------------------------------------------------
487
  -- -------------------------------------------------------------------------------------------
488 56 zero_gravi
  -- <<< standard read/write CSRs >>> --
489
  -- user floating-point CSRs --
490 52 zero_gravi
  constant csr_class_float_c    : std_ulogic_vector(07 downto 0) := x"00"; -- floating point
491
  constant csr_fflags_c         : std_ulogic_vector(11 downto 0) := x"001";
492
  constant csr_frm_c            : std_ulogic_vector(11 downto 0) := x"002";
493
  constant csr_fcsr_c           : std_ulogic_vector(11 downto 0) := x"003";
494 56 zero_gravi
  -- machine trap setup --
495
  constant csr_class_setup_c    : std_ulogic_vector(07 downto 0) := x"30"; -- trap setup
496 42 zero_gravi
  constant csr_mstatus_c        : std_ulogic_vector(11 downto 0) := x"300";
497
  constant csr_misa_c           : std_ulogic_vector(11 downto 0) := x"301";
498
  constant csr_mie_c            : std_ulogic_vector(11 downto 0) := x"304";
499
  constant csr_mtvec_c          : std_ulogic_vector(11 downto 0) := x"305";
500
  constant csr_mcounteren_c     : std_ulogic_vector(11 downto 0) := x"306";
501 56 zero_gravi
  -- machine counter setup --
502
  constant csr_cnt_setup_c      : std_ulogic_vector(06 downto 0) := x"3" & "001"; -- counter setup
503 42 zero_gravi
  constant csr_mcountinhibit_c  : std_ulogic_vector(11 downto 0) := x"320";
504
  constant csr_mhpmevent3_c     : std_ulogic_vector(11 downto 0) := x"323";
505
  constant csr_mhpmevent4_c     : std_ulogic_vector(11 downto 0) := x"324";
506
  constant csr_mhpmevent5_c     : std_ulogic_vector(11 downto 0) := x"325";
507
  constant csr_mhpmevent6_c     : std_ulogic_vector(11 downto 0) := x"326";
508
  constant csr_mhpmevent7_c     : std_ulogic_vector(11 downto 0) := x"327";
509
  constant csr_mhpmevent8_c     : std_ulogic_vector(11 downto 0) := x"328";
510
  constant csr_mhpmevent9_c     : std_ulogic_vector(11 downto 0) := x"329";
511
  constant csr_mhpmevent10_c    : std_ulogic_vector(11 downto 0) := x"32a";
512
  constant csr_mhpmevent11_c    : std_ulogic_vector(11 downto 0) := x"32b";
513
  constant csr_mhpmevent12_c    : std_ulogic_vector(11 downto 0) := x"32c";
514
  constant csr_mhpmevent13_c    : std_ulogic_vector(11 downto 0) := x"32d";
515
  constant csr_mhpmevent14_c    : std_ulogic_vector(11 downto 0) := x"32e";
516
  constant csr_mhpmevent15_c    : std_ulogic_vector(11 downto 0) := x"32f";
517
  constant csr_mhpmevent16_c    : std_ulogic_vector(11 downto 0) := x"330";
518
  constant csr_mhpmevent17_c    : std_ulogic_vector(11 downto 0) := x"331";
519
  constant csr_mhpmevent18_c    : std_ulogic_vector(11 downto 0) := x"332";
520
  constant csr_mhpmevent19_c    : std_ulogic_vector(11 downto 0) := x"333";
521
  constant csr_mhpmevent20_c    : std_ulogic_vector(11 downto 0) := x"334";
522
  constant csr_mhpmevent21_c    : std_ulogic_vector(11 downto 0) := x"335";
523
  constant csr_mhpmevent22_c    : std_ulogic_vector(11 downto 0) := x"336";
524
  constant csr_mhpmevent23_c    : std_ulogic_vector(11 downto 0) := x"337";
525
  constant csr_mhpmevent24_c    : std_ulogic_vector(11 downto 0) := x"338";
526
  constant csr_mhpmevent25_c    : std_ulogic_vector(11 downto 0) := x"339";
527
  constant csr_mhpmevent26_c    : std_ulogic_vector(11 downto 0) := x"33a";
528
  constant csr_mhpmevent27_c    : std_ulogic_vector(11 downto 0) := x"33b";
529
  constant csr_mhpmevent28_c    : std_ulogic_vector(11 downto 0) := x"33c";
530
  constant csr_mhpmevent29_c    : std_ulogic_vector(11 downto 0) := x"33d";
531
  constant csr_mhpmevent30_c    : std_ulogic_vector(11 downto 0) := x"33e";
532
  constant csr_mhpmevent31_c    : std_ulogic_vector(11 downto 0) := x"33f";
533 56 zero_gravi
  -- machine trap handling --
534 52 zero_gravi
  constant csr_class_trap_c     : std_ulogic_vector(07 downto 0) := x"34"; -- machine trap handling
535 42 zero_gravi
  constant csr_mscratch_c       : std_ulogic_vector(11 downto 0) := x"340";
536
  constant csr_mepc_c           : std_ulogic_vector(11 downto 0) := x"341";
537
  constant csr_mcause_c         : std_ulogic_vector(11 downto 0) := x"342";
538
  constant csr_mtval_c          : std_ulogic_vector(11 downto 0) := x"343";
539
  constant csr_mip_c            : std_ulogic_vector(11 downto 0) := x"344";
540 56 zero_gravi
  -- physical memory protection - configuration --
541 52 zero_gravi
  constant csr_class_pmpcfg_c   : std_ulogic_vector(07 downto 0) := x"3a"; -- pmp configuration
542 42 zero_gravi
  constant csr_pmpcfg0_c        : std_ulogic_vector(11 downto 0) := x"3a0";
543
  constant csr_pmpcfg1_c        : std_ulogic_vector(11 downto 0) := x"3a1";
544
  constant csr_pmpcfg2_c        : std_ulogic_vector(11 downto 0) := x"3a2";
545
  constant csr_pmpcfg3_c        : std_ulogic_vector(11 downto 0) := x"3a3";
546
  constant csr_pmpcfg4_c        : std_ulogic_vector(11 downto 0) := x"3a4";
547
  constant csr_pmpcfg5_c        : std_ulogic_vector(11 downto 0) := x"3a5";
548
  constant csr_pmpcfg6_c        : std_ulogic_vector(11 downto 0) := x"3a6";
549
  constant csr_pmpcfg7_c        : std_ulogic_vector(11 downto 0) := x"3a7";
550
  constant csr_pmpcfg8_c        : std_ulogic_vector(11 downto 0) := x"3a8";
551
  constant csr_pmpcfg9_c        : std_ulogic_vector(11 downto 0) := x"3a9";
552
  constant csr_pmpcfg10_c       : std_ulogic_vector(11 downto 0) := x"3aa";
553
  constant csr_pmpcfg11_c       : std_ulogic_vector(11 downto 0) := x"3ab";
554
  constant csr_pmpcfg12_c       : std_ulogic_vector(11 downto 0) := x"3ac";
555
  constant csr_pmpcfg13_c       : std_ulogic_vector(11 downto 0) := x"3ad";
556
  constant csr_pmpcfg14_c       : std_ulogic_vector(11 downto 0) := x"3ae";
557
  constant csr_pmpcfg15_c       : std_ulogic_vector(11 downto 0) := x"3af";
558 56 zero_gravi
  -- physical memory protection - address --
559 42 zero_gravi
  constant csr_pmpaddr0_c       : std_ulogic_vector(11 downto 0) := x"3b0";
560
  constant csr_pmpaddr1_c       : std_ulogic_vector(11 downto 0) := x"3b1";
561
  constant csr_pmpaddr2_c       : std_ulogic_vector(11 downto 0) := x"3b2";
562
  constant csr_pmpaddr3_c       : std_ulogic_vector(11 downto 0) := x"3b3";
563
  constant csr_pmpaddr4_c       : std_ulogic_vector(11 downto 0) := x"3b4";
564
  constant csr_pmpaddr5_c       : std_ulogic_vector(11 downto 0) := x"3b5";
565
  constant csr_pmpaddr6_c       : std_ulogic_vector(11 downto 0) := x"3b6";
566
  constant csr_pmpaddr7_c       : std_ulogic_vector(11 downto 0) := x"3b7";
567
  constant csr_pmpaddr8_c       : std_ulogic_vector(11 downto 0) := x"3b8";
568
  constant csr_pmpaddr9_c       : std_ulogic_vector(11 downto 0) := x"3b9";
569
  constant csr_pmpaddr10_c      : std_ulogic_vector(11 downto 0) := x"3ba";
570
  constant csr_pmpaddr11_c      : std_ulogic_vector(11 downto 0) := x"3bb";
571
  constant csr_pmpaddr12_c      : std_ulogic_vector(11 downto 0) := x"3bc";
572
  constant csr_pmpaddr13_c      : std_ulogic_vector(11 downto 0) := x"3bd";
573
  constant csr_pmpaddr14_c      : std_ulogic_vector(11 downto 0) := x"3be";
574
  constant csr_pmpaddr15_c      : std_ulogic_vector(11 downto 0) := x"3bf";
575
  constant csr_pmpaddr16_c      : std_ulogic_vector(11 downto 0) := x"3c0";
576
  constant csr_pmpaddr17_c      : std_ulogic_vector(11 downto 0) := x"3c1";
577
  constant csr_pmpaddr18_c      : std_ulogic_vector(11 downto 0) := x"3c2";
578
  constant csr_pmpaddr19_c      : std_ulogic_vector(11 downto 0) := x"3c3";
579
  constant csr_pmpaddr20_c      : std_ulogic_vector(11 downto 0) := x"3c4";
580
  constant csr_pmpaddr21_c      : std_ulogic_vector(11 downto 0) := x"3c5";
581
  constant csr_pmpaddr22_c      : std_ulogic_vector(11 downto 0) := x"3c6";
582
  constant csr_pmpaddr23_c      : std_ulogic_vector(11 downto 0) := x"3c7";
583
  constant csr_pmpaddr24_c      : std_ulogic_vector(11 downto 0) := x"3c8";
584
  constant csr_pmpaddr25_c      : std_ulogic_vector(11 downto 0) := x"3c9";
585
  constant csr_pmpaddr26_c      : std_ulogic_vector(11 downto 0) := x"3ca";
586
  constant csr_pmpaddr27_c      : std_ulogic_vector(11 downto 0) := x"3cb";
587
  constant csr_pmpaddr28_c      : std_ulogic_vector(11 downto 0) := x"3cc";
588
  constant csr_pmpaddr29_c      : std_ulogic_vector(11 downto 0) := x"3cd";
589
  constant csr_pmpaddr30_c      : std_ulogic_vector(11 downto 0) := x"3ce";
590
  constant csr_pmpaddr31_c      : std_ulogic_vector(11 downto 0) := x"3cf";
591
  constant csr_pmpaddr32_c      : std_ulogic_vector(11 downto 0) := x"3d0";
592
  constant csr_pmpaddr33_c      : std_ulogic_vector(11 downto 0) := x"3d1";
593
  constant csr_pmpaddr34_c      : std_ulogic_vector(11 downto 0) := x"3d2";
594
  constant csr_pmpaddr35_c      : std_ulogic_vector(11 downto 0) := x"3d3";
595
  constant csr_pmpaddr36_c      : std_ulogic_vector(11 downto 0) := x"3d4";
596
  constant csr_pmpaddr37_c      : std_ulogic_vector(11 downto 0) := x"3d5";
597
  constant csr_pmpaddr38_c      : std_ulogic_vector(11 downto 0) := x"3d6";
598
  constant csr_pmpaddr39_c      : std_ulogic_vector(11 downto 0) := x"3d7";
599
  constant csr_pmpaddr40_c      : std_ulogic_vector(11 downto 0) := x"3d8";
600
  constant csr_pmpaddr41_c      : std_ulogic_vector(11 downto 0) := x"3d9";
601
  constant csr_pmpaddr42_c      : std_ulogic_vector(11 downto 0) := x"3da";
602
  constant csr_pmpaddr43_c      : std_ulogic_vector(11 downto 0) := x"3db";
603
  constant csr_pmpaddr44_c      : std_ulogic_vector(11 downto 0) := x"3dc";
604
  constant csr_pmpaddr45_c      : std_ulogic_vector(11 downto 0) := x"3dd";
605
  constant csr_pmpaddr46_c      : std_ulogic_vector(11 downto 0) := x"3de";
606
  constant csr_pmpaddr47_c      : std_ulogic_vector(11 downto 0) := x"3df";
607
  constant csr_pmpaddr48_c      : std_ulogic_vector(11 downto 0) := x"3e0";
608
  constant csr_pmpaddr49_c      : std_ulogic_vector(11 downto 0) := x"3e1";
609
  constant csr_pmpaddr50_c      : std_ulogic_vector(11 downto 0) := x"3e2";
610
  constant csr_pmpaddr51_c      : std_ulogic_vector(11 downto 0) := x"3e3";
611
  constant csr_pmpaddr52_c      : std_ulogic_vector(11 downto 0) := x"3e4";
612
  constant csr_pmpaddr53_c      : std_ulogic_vector(11 downto 0) := x"3e5";
613
  constant csr_pmpaddr54_c      : std_ulogic_vector(11 downto 0) := x"3e6";
614
  constant csr_pmpaddr55_c      : std_ulogic_vector(11 downto 0) := x"3e7";
615
  constant csr_pmpaddr56_c      : std_ulogic_vector(11 downto 0) := x"3e8";
616
  constant csr_pmpaddr57_c      : std_ulogic_vector(11 downto 0) := x"3e9";
617
  constant csr_pmpaddr58_c      : std_ulogic_vector(11 downto 0) := x"3ea";
618
  constant csr_pmpaddr59_c      : std_ulogic_vector(11 downto 0) := x"3eb";
619
  constant csr_pmpaddr60_c      : std_ulogic_vector(11 downto 0) := x"3ec";
620
  constant csr_pmpaddr61_c      : std_ulogic_vector(11 downto 0) := x"3ed";
621
  constant csr_pmpaddr62_c      : std_ulogic_vector(11 downto 0) := x"3ee";
622
  constant csr_pmpaddr63_c      : std_ulogic_vector(11 downto 0) := x"3ef";
623 59 zero_gravi
  -- debug mode registers --
624
  constant csr_class_debug_c    : std_ulogic_vector(09 downto 0) := x"7b" & "00"; -- debug registers
625
  constant csr_dcsr_c           : std_ulogic_vector(11 downto 0) := x"7b0";
626
  constant csr_dpc_c            : std_ulogic_vector(11 downto 0) := x"7b1";
627
  constant csr_dscratch0_c      : std_ulogic_vector(11 downto 0) := x"7b2";
628 56 zero_gravi
  -- machine counters/timers --
629 42 zero_gravi
  constant csr_mcycle_c         : std_ulogic_vector(11 downto 0) := x"b00";
630
  constant csr_minstret_c       : std_ulogic_vector(11 downto 0) := x"b02";
631
  --
632
  constant csr_mhpmcounter3_c   : std_ulogic_vector(11 downto 0) := x"b03";
633
  constant csr_mhpmcounter4_c   : std_ulogic_vector(11 downto 0) := x"b04";
634
  constant csr_mhpmcounter5_c   : std_ulogic_vector(11 downto 0) := x"b05";
635
  constant csr_mhpmcounter6_c   : std_ulogic_vector(11 downto 0) := x"b06";
636
  constant csr_mhpmcounter7_c   : std_ulogic_vector(11 downto 0) := x"b07";
637
  constant csr_mhpmcounter8_c   : std_ulogic_vector(11 downto 0) := x"b08";
638
  constant csr_mhpmcounter9_c   : std_ulogic_vector(11 downto 0) := x"b09";
639
  constant csr_mhpmcounter10_c  : std_ulogic_vector(11 downto 0) := x"b0a";
640
  constant csr_mhpmcounter11_c  : std_ulogic_vector(11 downto 0) := x"b0b";
641
  constant csr_mhpmcounter12_c  : std_ulogic_vector(11 downto 0) := x"b0c";
642
  constant csr_mhpmcounter13_c  : std_ulogic_vector(11 downto 0) := x"b0d";
643
  constant csr_mhpmcounter14_c  : std_ulogic_vector(11 downto 0) := x"b0e";
644
  constant csr_mhpmcounter15_c  : std_ulogic_vector(11 downto 0) := x"b0f";
645
  constant csr_mhpmcounter16_c  : std_ulogic_vector(11 downto 0) := x"b10";
646
  constant csr_mhpmcounter17_c  : std_ulogic_vector(11 downto 0) := x"b11";
647
  constant csr_mhpmcounter18_c  : std_ulogic_vector(11 downto 0) := x"b12";
648
  constant csr_mhpmcounter19_c  : std_ulogic_vector(11 downto 0) := x"b13";
649
  constant csr_mhpmcounter20_c  : std_ulogic_vector(11 downto 0) := x"b14";
650
  constant csr_mhpmcounter21_c  : std_ulogic_vector(11 downto 0) := x"b15";
651
  constant csr_mhpmcounter22_c  : std_ulogic_vector(11 downto 0) := x"b16";
652
  constant csr_mhpmcounter23_c  : std_ulogic_vector(11 downto 0) := x"b17";
653
  constant csr_mhpmcounter24_c  : std_ulogic_vector(11 downto 0) := x"b18";
654
  constant csr_mhpmcounter25_c  : std_ulogic_vector(11 downto 0) := x"b19";
655
  constant csr_mhpmcounter26_c  : std_ulogic_vector(11 downto 0) := x"b1a";
656
  constant csr_mhpmcounter27_c  : std_ulogic_vector(11 downto 0) := x"b1b";
657
  constant csr_mhpmcounter28_c  : std_ulogic_vector(11 downto 0) := x"b1c";
658
  constant csr_mhpmcounter29_c  : std_ulogic_vector(11 downto 0) := x"b1d";
659
  constant csr_mhpmcounter30_c  : std_ulogic_vector(11 downto 0) := x"b1e";
660
  constant csr_mhpmcounter31_c  : std_ulogic_vector(11 downto 0) := x"b1f";
661
  --
662
  constant csr_mcycleh_c        : std_ulogic_vector(11 downto 0) := x"b80";
663
  constant csr_minstreth_c      : std_ulogic_vector(11 downto 0) := x"b82";
664
  --
665
  constant csr_mhpmcounter3h_c  : std_ulogic_vector(11 downto 0) := x"b83";
666
  constant csr_mhpmcounter4h_c  : std_ulogic_vector(11 downto 0) := x"b84";
667
  constant csr_mhpmcounter5h_c  : std_ulogic_vector(11 downto 0) := x"b85";
668
  constant csr_mhpmcounter6h_c  : std_ulogic_vector(11 downto 0) := x"b86";
669
  constant csr_mhpmcounter7h_c  : std_ulogic_vector(11 downto 0) := x"b87";
670
  constant csr_mhpmcounter8h_c  : std_ulogic_vector(11 downto 0) := x"b88";
671
  constant csr_mhpmcounter9h_c  : std_ulogic_vector(11 downto 0) := x"b89";
672
  constant csr_mhpmcounter10h_c : std_ulogic_vector(11 downto 0) := x"b8a";
673
  constant csr_mhpmcounter11h_c : std_ulogic_vector(11 downto 0) := x"b8b";
674
  constant csr_mhpmcounter12h_c : std_ulogic_vector(11 downto 0) := x"b8c";
675
  constant csr_mhpmcounter13h_c : std_ulogic_vector(11 downto 0) := x"b8d";
676
  constant csr_mhpmcounter14h_c : std_ulogic_vector(11 downto 0) := x"b8e";
677
  constant csr_mhpmcounter15h_c : std_ulogic_vector(11 downto 0) := x"b8f";
678
  constant csr_mhpmcounter16h_c : std_ulogic_vector(11 downto 0) := x"b90";
679
  constant csr_mhpmcounter17h_c : std_ulogic_vector(11 downto 0) := x"b91";
680
  constant csr_mhpmcounter18h_c : std_ulogic_vector(11 downto 0) := x"b92";
681
  constant csr_mhpmcounter19h_c : std_ulogic_vector(11 downto 0) := x"b93";
682
  constant csr_mhpmcounter20h_c : std_ulogic_vector(11 downto 0) := x"b94";
683
  constant csr_mhpmcounter21h_c : std_ulogic_vector(11 downto 0) := x"b95";
684
  constant csr_mhpmcounter22h_c : std_ulogic_vector(11 downto 0) := x"b96";
685
  constant csr_mhpmcounter23h_c : std_ulogic_vector(11 downto 0) := x"b97";
686
  constant csr_mhpmcounter24h_c : std_ulogic_vector(11 downto 0) := x"b98";
687
  constant csr_mhpmcounter25h_c : std_ulogic_vector(11 downto 0) := x"b99";
688
  constant csr_mhpmcounter26h_c : std_ulogic_vector(11 downto 0) := x"b9a";
689
  constant csr_mhpmcounter27h_c : std_ulogic_vector(11 downto 0) := x"b9b";
690
  constant csr_mhpmcounter28h_c : std_ulogic_vector(11 downto 0) := x"b9c";
691
  constant csr_mhpmcounter29h_c : std_ulogic_vector(11 downto 0) := x"b9d";
692
  constant csr_mhpmcounter30h_c : std_ulogic_vector(11 downto 0) := x"b9e";
693
  constant csr_mhpmcounter31h_c : std_ulogic_vector(11 downto 0) := x"b9f";
694
 
695 56 zero_gravi
  -- <<< standard read-only CSRs >>> --
696
  -- user counters/timers --
697 42 zero_gravi
  constant csr_cycle_c          : std_ulogic_vector(11 downto 0) := x"c00";
698
  constant csr_time_c           : std_ulogic_vector(11 downto 0) := x"c01";
699
  constant csr_instret_c        : std_ulogic_vector(11 downto 0) := x"c02";
700 29 zero_gravi
  --
701 42 zero_gravi
  constant csr_hpmcounter3_c    : std_ulogic_vector(11 downto 0) := x"c03";
702
  constant csr_hpmcounter4_c    : std_ulogic_vector(11 downto 0) := x"c04";
703
  constant csr_hpmcounter5_c    : std_ulogic_vector(11 downto 0) := x"c05";
704
  constant csr_hpmcounter6_c    : std_ulogic_vector(11 downto 0) := x"c06";
705
  constant csr_hpmcounter7_c    : std_ulogic_vector(11 downto 0) := x"c07";
706
  constant csr_hpmcounter8_c    : std_ulogic_vector(11 downto 0) := x"c08";
707
  constant csr_hpmcounter9_c    : std_ulogic_vector(11 downto 0) := x"c09";
708
  constant csr_hpmcounter10_c   : std_ulogic_vector(11 downto 0) := x"c0a";
709
  constant csr_hpmcounter11_c   : std_ulogic_vector(11 downto 0) := x"c0b";
710
  constant csr_hpmcounter12_c   : std_ulogic_vector(11 downto 0) := x"c0c";
711
  constant csr_hpmcounter13_c   : std_ulogic_vector(11 downto 0) := x"c0d";
712
  constant csr_hpmcounter14_c   : std_ulogic_vector(11 downto 0) := x"c0e";
713
  constant csr_hpmcounter15_c   : std_ulogic_vector(11 downto 0) := x"c0f";
714
  constant csr_hpmcounter16_c   : std_ulogic_vector(11 downto 0) := x"c10";
715
  constant csr_hpmcounter17_c   : std_ulogic_vector(11 downto 0) := x"c11";
716
  constant csr_hpmcounter18_c   : std_ulogic_vector(11 downto 0) := x"c12";
717
  constant csr_hpmcounter19_c   : std_ulogic_vector(11 downto 0) := x"c13";
718
  constant csr_hpmcounter20_c   : std_ulogic_vector(11 downto 0) := x"c14";
719
  constant csr_hpmcounter21_c   : std_ulogic_vector(11 downto 0) := x"c15";
720
  constant csr_hpmcounter22_c   : std_ulogic_vector(11 downto 0) := x"c16";
721
  constant csr_hpmcounter23_c   : std_ulogic_vector(11 downto 0) := x"c17";
722
  constant csr_hpmcounter24_c   : std_ulogic_vector(11 downto 0) := x"c18";
723
  constant csr_hpmcounter25_c   : std_ulogic_vector(11 downto 0) := x"c19";
724
  constant csr_hpmcounter26_c   : std_ulogic_vector(11 downto 0) := x"c1a";
725
  constant csr_hpmcounter27_c   : std_ulogic_vector(11 downto 0) := x"c1b";
726
  constant csr_hpmcounter28_c   : std_ulogic_vector(11 downto 0) := x"c1c";
727
  constant csr_hpmcounter29_c   : std_ulogic_vector(11 downto 0) := x"c1d";
728
  constant csr_hpmcounter30_c   : std_ulogic_vector(11 downto 0) := x"c1e";
729
  constant csr_hpmcounter31_c   : std_ulogic_vector(11 downto 0) := x"c1f";
730 29 zero_gravi
  --
731 42 zero_gravi
  constant csr_cycleh_c         : std_ulogic_vector(11 downto 0) := x"c80";
732
  constant csr_timeh_c          : std_ulogic_vector(11 downto 0) := x"c81";
733
  constant csr_instreth_c       : std_ulogic_vector(11 downto 0) := x"c82";
734 29 zero_gravi
  --
735 42 zero_gravi
  constant csr_hpmcounter3h_c   : std_ulogic_vector(11 downto 0) := x"c83";
736
  constant csr_hpmcounter4h_c   : std_ulogic_vector(11 downto 0) := x"c84";
737
  constant csr_hpmcounter5h_c   : std_ulogic_vector(11 downto 0) := x"c85";
738
  constant csr_hpmcounter6h_c   : std_ulogic_vector(11 downto 0) := x"c86";
739
  constant csr_hpmcounter7h_c   : std_ulogic_vector(11 downto 0) := x"c87";
740
  constant csr_hpmcounter8h_c   : std_ulogic_vector(11 downto 0) := x"c88";
741
  constant csr_hpmcounter9h_c   : std_ulogic_vector(11 downto 0) := x"c89";
742
  constant csr_hpmcounter10h_c  : std_ulogic_vector(11 downto 0) := x"c8a";
743
  constant csr_hpmcounter11h_c  : std_ulogic_vector(11 downto 0) := x"c8b";
744
  constant csr_hpmcounter12h_c  : std_ulogic_vector(11 downto 0) := x"c8c";
745
  constant csr_hpmcounter13h_c  : std_ulogic_vector(11 downto 0) := x"c8d";
746
  constant csr_hpmcounter14h_c  : std_ulogic_vector(11 downto 0) := x"c8e";
747
  constant csr_hpmcounter15h_c  : std_ulogic_vector(11 downto 0) := x"c8f";
748
  constant csr_hpmcounter16h_c  : std_ulogic_vector(11 downto 0) := x"c90";
749
  constant csr_hpmcounter17h_c  : std_ulogic_vector(11 downto 0) := x"c91";
750
  constant csr_hpmcounter18h_c  : std_ulogic_vector(11 downto 0) := x"c92";
751
  constant csr_hpmcounter19h_c  : std_ulogic_vector(11 downto 0) := x"c93";
752
  constant csr_hpmcounter20h_c  : std_ulogic_vector(11 downto 0) := x"c94";
753
  constant csr_hpmcounter21h_c  : std_ulogic_vector(11 downto 0) := x"c95";
754
  constant csr_hpmcounter22h_c  : std_ulogic_vector(11 downto 0) := x"c96";
755
  constant csr_hpmcounter23h_c  : std_ulogic_vector(11 downto 0) := x"c97";
756
  constant csr_hpmcounter24h_c  : std_ulogic_vector(11 downto 0) := x"c98";
757
  constant csr_hpmcounter25h_c  : std_ulogic_vector(11 downto 0) := x"c99";
758
  constant csr_hpmcounter26h_c  : std_ulogic_vector(11 downto 0) := x"c9a";
759
  constant csr_hpmcounter27h_c  : std_ulogic_vector(11 downto 0) := x"c9b";
760
  constant csr_hpmcounter28h_c  : std_ulogic_vector(11 downto 0) := x"c9c";
761
  constant csr_hpmcounter29h_c  : std_ulogic_vector(11 downto 0) := x"c9d";
762
  constant csr_hpmcounter30h_c  : std_ulogic_vector(11 downto 0) := x"c9e";
763
  constant csr_hpmcounter31h_c  : std_ulogic_vector(11 downto 0) := x"c9f";
764 56 zero_gravi
  -- machine information registers --
765 42 zero_gravi
  constant csr_mvendorid_c      : std_ulogic_vector(11 downto 0) := x"f11";
766
  constant csr_marchid_c        : std_ulogic_vector(11 downto 0) := x"f12";
767
  constant csr_mimpid_c         : std_ulogic_vector(11 downto 0) := x"f13";
768
  constant csr_mhartid_c        : std_ulogic_vector(11 downto 0) := x"f14";
769 56 zero_gravi
  -- <<< custom (NEORV32-specific) read-only CSRs >>> --
770 42 zero_gravi
  constant csr_mzext_c          : std_ulogic_vector(11 downto 0) := x"fc0";
771
 
772 44 zero_gravi
  -- Co-Processor IDs -----------------------------------------------------------------------
773 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
774 57 zero_gravi
  constant cp_sel_csr_rd_c   : std_ulogic_vector(2 downto 0) := "000"; -- CSR read access ('Zicsr' extension)
775
  constant cp_sel_muldiv_c   : std_ulogic_vector(2 downto 0) := "001"; -- multiplication/division operations ('M' extension)
776 60 zero_gravi
--constant cp_sel_bitmanip_c : std_ulogic_vector(2 downto 0) := "010"; -- bit manipulation ('B' extension)
777 57 zero_gravi
  constant cp_sel_fpu_c      : std_ulogic_vector(2 downto 0) := "011"; -- floating-point unit ('Zfinx' extension)
778
--constant cp_sel_reserved_c : std_ulogic_vector(2 downto 0) := "100"; -- reserved
779
--constant cp_sel_reserved_c : std_ulogic_vector(2 downto 0) := "101"; -- reserved
780 52 zero_gravi
--constant cp_sel_reserved_c : std_ulogic_vector(2 downto 0) := "110"; -- reserved
781
--constant cp_sel_reserved_c : std_ulogic_vector(2 downto 0) := "111"; -- reserved
782 2 zero_gravi
 
783
  -- ALU Function Codes ---------------------------------------------------------------------
784
  -- -------------------------------------------------------------------------------------------
785 39 zero_gravi
  -- arithmetic core --
786
  constant alu_arith_cmd_addsub_c : std_ulogic := '0'; -- r.arith <= A +/- B
787
  constant alu_arith_cmd_slt_c    : std_ulogic := '1'; -- r.arith <= A < B
788
  -- logic core --
789
  constant alu_logic_cmd_movb_c   : std_ulogic_vector(1 downto 0) := "00"; -- r.logic <= B
790
  constant alu_logic_cmd_xor_c    : std_ulogic_vector(1 downto 0) := "01"; -- r.logic <= A xor B
791
  constant alu_logic_cmd_or_c     : std_ulogic_vector(1 downto 0) := "10"; -- r.logic <= A or B
792
  constant alu_logic_cmd_and_c    : std_ulogic_vector(1 downto 0) := "11"; -- r.logic <= A and B
793
  -- function select (actual alu result) --
794
  constant alu_func_cmd_arith_c   : std_ulogic_vector(1 downto 0) := "00"; -- r <= r.arith
795
  constant alu_func_cmd_logic_c   : std_ulogic_vector(1 downto 0) := "01"; -- r <= r.logic
796 60 zero_gravi
  constant alu_func_cmd_shift_c   : std_ulogic_vector(1 downto 0) := "10"; -- r <= A <</>> B (multi-cycle)
797
  constant alu_func_cmd_copro_c   : std_ulogic_vector(1 downto 0) := "11"; -- r <= CP result (multi-cycle)
798 2 zero_gravi
 
799 12 zero_gravi
  -- Trap ID Codes --------------------------------------------------------------------------
800
  -- -------------------------------------------------------------------------------------------
801 60 zero_gravi
  -- MSB   : 1 = async exception (IRQ); 0 = sync exception (e.g. ebreak)
802 59 zero_gravi
  -- MSB-1 : 1 = entry to debug mode; 0 = normal trapping
803 48 zero_gravi
  -- RISC-V compliant sync. exceptions --
804 59 zero_gravi
  constant trap_ima_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00000"; -- 0.0:  instruction misaligned
805
  constant trap_iba_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00001"; -- 0.1:  instruction access fault
806
  constant trap_iil_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00010"; -- 0.2:  illegal instruction
807
  constant trap_brk_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00011"; -- 0.3:  breakpoint
808
  constant trap_lma_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00100"; -- 0.4:  load address misaligned
809
  constant trap_lbe_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00101"; -- 0.5:  load access fault
810
  constant trap_sma_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00110"; -- 0.6:  store address misaligned
811
  constant trap_sbe_c      : std_ulogic_vector(6 downto 0) := "0" & "0" & "00111"; -- 0.7:  store access fault
812
  constant trap_uenv_c     : std_ulogic_vector(6 downto 0) := "0" & "0" & "01000"; -- 0.8:  environment call from u-mode
813
  constant trap_menv_c     : std_ulogic_vector(6 downto 0) := "0" & "0" & "01011"; -- 0.11: environment call from m-mode
814 48 zero_gravi
  -- RISC-V compliant interrupts (async. exceptions) --
815 59 zero_gravi
  constant trap_nmi_c      : std_ulogic_vector(6 downto 0) := "1" & "0" & "00000"; -- 1.0:  non-maskable interrupt
816
  constant trap_msi_c      : std_ulogic_vector(6 downto 0) := "1" & "0" & "00011"; -- 1.3:  machine software interrupt
817
  constant trap_mti_c      : std_ulogic_vector(6 downto 0) := "1" & "0" & "00111"; -- 1.7:  machine timer interrupt
818
  constant trap_mei_c      : std_ulogic_vector(6 downto 0) := "1" & "0" & "01011"; -- 1.11: machine external interrupt
819 48 zero_gravi
  -- NEORV32-specific (custom) interrupts (async. exceptions) --
820 59 zero_gravi
  constant trap_firq0_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10000"; -- 1.16: fast interrupt 0
821
  constant trap_firq1_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10001"; -- 1.17: fast interrupt 1
822
  constant trap_firq2_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10010"; -- 1.18: fast interrupt 2
823
  constant trap_firq3_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10011"; -- 1.19: fast interrupt 3
824
  constant trap_firq4_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10100"; -- 1.20: fast interrupt 4
825
  constant trap_firq5_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10101"; -- 1.21: fast interrupt 5
826
  constant trap_firq6_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10110"; -- 1.22: fast interrupt 6
827
  constant trap_firq7_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "10111"; -- 1.23: fast interrupt 7
828
  constant trap_firq8_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "11000"; -- 1.24: fast interrupt 8
829
  constant trap_firq9_c    : std_ulogic_vector(6 downto 0) := "1" & "0" & "11001"; -- 1.25: fast interrupt 9
830
  constant trap_firq10_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11010"; -- 1.26: fast interrupt 10
831
  constant trap_firq11_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11011"; -- 1.27: fast interrupt 11
832
  constant trap_firq12_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11100"; -- 1.28: fast interrupt 12
833
  constant trap_firq13_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11101"; -- 1.29: fast interrupt 13
834
  constant trap_firq14_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11110"; -- 1.30: fast interrupt 14
835
  constant trap_firq15_c   : std_ulogic_vector(6 downto 0) := "1" & "0" & "11111"; -- 1.31: fast interrupt 15
836
  -- entering debug mode - cause --
837
  constant trap_db_break_c : std_ulogic_vector(6 downto 0) := "0" & "1" & "00010"; -- break instruction (sync / EXCEPTION)
838
  constant trap_db_halt_c  : std_ulogic_vector(6 downto 0) := "1" & "1" & "00011"; -- external halt request (async / IRQ)
839
  constant trap_db_step_c  : std_ulogic_vector(6 downto 0) := "1" & "1" & "00100"; -- single-stepping (async / IRQ)
840 12 zero_gravi
 
841 2 zero_gravi
  -- CPU Control Exception System -----------------------------------------------------------
842
  -- -------------------------------------------------------------------------------------------
843
  -- exception source bits --
844 59 zero_gravi
  constant exception_iaccess_c   : natural :=  0; -- instruction access fault
845
  constant exception_iillegal_c  : natural :=  1; -- illegal instruction
846
  constant exception_ialign_c    : natural :=  2; -- instruction address misaligned
847 47 zero_gravi
  constant exception_m_envcall_c : natural :=  3; -- ENV call from m-mode
848
  constant exception_u_envcall_c : natural :=  4; -- ENV call from u-mode
849
  constant exception_break_c     : natural :=  5; -- breakpoint
850
  constant exception_salign_c    : natural :=  6; -- store address misaligned
851
  constant exception_lalign_c    : natural :=  7; -- load address misaligned
852
  constant exception_saccess_c   : natural :=  8; -- store access fault
853
  constant exception_laccess_c   : natural :=  9; -- load access fault
854 59 zero_gravi
  -- for debug mode only --
855
  constant exception_db_break_c  : natural := 10; -- enter debug mode via ebreak instruction ("sync EXCEPTION")
856 14 zero_gravi
  --
857 59 zero_gravi
  constant exception_width_c     : natural := 11; -- length of this list in bits
858 2 zero_gravi
  -- interrupt source bits --
859 58 zero_gravi
  constant interrupt_nm_irq_c    : natural :=  0; -- non-maskable interrupt
860
  constant interrupt_msw_irq_c   : natural :=  1; -- machine software interrupt
861
  constant interrupt_mtime_irq_c : natural :=  2; -- machine timer interrupt
862
  constant interrupt_mext_irq_c  : natural :=  3; -- machine external interrupt
863
  constant interrupt_firq_0_c    : natural :=  4; -- fast interrupt channel 0
864
  constant interrupt_firq_1_c    : natural :=  5; -- fast interrupt channel 1
865
  constant interrupt_firq_2_c    : natural :=  6; -- fast interrupt channel 2
866
  constant interrupt_firq_3_c    : natural :=  7; -- fast interrupt channel 3
867
  constant interrupt_firq_4_c    : natural :=  8; -- fast interrupt channel 4
868
  constant interrupt_firq_5_c    : natural :=  9; -- fast interrupt channel 5
869
  constant interrupt_firq_6_c    : natural := 10; -- fast interrupt channel 6
870
  constant interrupt_firq_7_c    : natural := 11; -- fast interrupt channel 7
871
  constant interrupt_firq_8_c    : natural := 12; -- fast interrupt channel 8
872
  constant interrupt_firq_9_c    : natural := 13; -- fast interrupt channel 9
873
  constant interrupt_firq_10_c   : natural := 14; -- fast interrupt channel 10
874
  constant interrupt_firq_11_c   : natural := 15; -- fast interrupt channel 11
875
  constant interrupt_firq_12_c   : natural := 16; -- fast interrupt channel 12
876
  constant interrupt_firq_13_c   : natural := 17; -- fast interrupt channel 13
877
  constant interrupt_firq_14_c   : natural := 18; -- fast interrupt channel 14
878
  constant interrupt_firq_15_c   : natural := 19; -- fast interrupt channel 15
879 59 zero_gravi
  -- for debug mode only --
880
  constant interrupt_db_halt_c   : natural := 20; -- enter debug mode via external halt request ("async IRQ")
881
  constant interrupt_db_step_c   : natural := 21; -- enter debug mode via single-stepping ("async IRQ")
882 14 zero_gravi
  --
883 59 zero_gravi
  constant interrupt_width_c     : natural := 22; -- length of this list in bits
884 2 zero_gravi
 
885 15 zero_gravi
  -- CPU Privilege Modes --------------------------------------------------------------------
886
  -- -------------------------------------------------------------------------------------------
887 29 zero_gravi
  constant priv_mode_m_c : std_ulogic_vector(1 downto 0) := "11"; -- machine mode
888
  constant priv_mode_u_c : std_ulogic_vector(1 downto 0) := "00"; -- user mode
889 15 zero_gravi
 
890 42 zero_gravi
  -- HPM Event System -----------------------------------------------------------------------
891
  -- -------------------------------------------------------------------------------------------
892
  constant hpmcnt_event_cy_c      : natural := 0;  -- Active cycle
893 56 zero_gravi
  constant hpmcnt_event_never_c   : natural := 1;  -- Unused / never (actually, this would be used for TIME)
894 42 zero_gravi
  constant hpmcnt_event_ir_c      : natural := 2;  -- Retired instruction
895
  constant hpmcnt_event_cir_c     : natural := 3;  -- Retired compressed instruction
896
  constant hpmcnt_event_wait_if_c : natural := 4;  -- Instruction fetch memory wait cycle
897
  constant hpmcnt_event_wait_ii_c : natural := 5;  -- Instruction issue wait cycle
898 45 zero_gravi
  constant hpmcnt_event_wait_mc_c : natural := 6;  -- Multi-cycle ALU-operation wait cycle
899
  constant hpmcnt_event_load_c    : natural := 7;  -- Load operation
900
  constant hpmcnt_event_store_c   : natural := 8;  -- Store operation
901
  constant hpmcnt_event_wait_ls_c : natural := 9;  -- Load/store memory wait cycle
902
  constant hpmcnt_event_jump_c    : natural := 10; -- Unconditional jump
903
  constant hpmcnt_event_branch_c  : natural := 11; -- Conditional branch (taken or not taken)
904
  constant hpmcnt_event_tbranch_c : natural := 12; -- Conditional taken branch
905
  constant hpmcnt_event_trap_c    : natural := 13; -- Entered trap
906
  constant hpmcnt_event_illegal_c : natural := 14; -- Illegal instruction exception
907 42 zero_gravi
  --
908 45 zero_gravi
  constant hpmcnt_event_size_c    : natural := 15; -- length of this list
909 42 zero_gravi
 
910 39 zero_gravi
  -- Clock Generator ------------------------------------------------------------------------
911 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
912
  constant clk_div2_c    : natural := 0;
913
  constant clk_div4_c    : natural := 1;
914
  constant clk_div8_c    : natural := 2;
915
  constant clk_div64_c   : natural := 3;
916
  constant clk_div128_c  : natural := 4;
917
  constant clk_div1024_c : natural := 5;
918
  constant clk_div2048_c : natural := 6;
919
  constant clk_div4096_c : natural := 7;
920
 
921
  -- Component: NEORV32 Processor Top Entity ------------------------------------------------
922
  -- -------------------------------------------------------------------------------------------
923
  component neorv32_top
924
    generic (
925
      -- General --
926 12 zero_gravi
      CLOCK_FREQUENCY              : natural := 0;      -- clock frequency of clk_i in Hz
927 44 zero_gravi
      BOOTLOADER_EN                : boolean := true;   -- implement processor-internal bootloader?
928 12 zero_gravi
      USER_CODE                    : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
929 49 zero_gravi
      HW_THREAD_ID                 : natural := 0;      -- hardware thread id (32-bit)
930 59 zero_gravi
      -- On-Chip Debugger (OCD) --
931
      ON_CHIP_DEBUGGER_EN          : boolean := false;  -- implement on-chip debugger
932 2 zero_gravi
      -- RISC-V CPU Extensions --
933 39 zero_gravi
      CPU_EXTENSION_RISCV_A        : boolean := false;  -- implement atomic extension?
934 18 zero_gravi
      CPU_EXTENSION_RISCV_C        : boolean := false;  -- implement compressed extension?
935 8 zero_gravi
      CPU_EXTENSION_RISCV_E        : boolean := false;  -- implement embedded RF extension?
936 18 zero_gravi
      CPU_EXTENSION_RISCV_M        : boolean := false;  -- implement muld/div extension?
937
      CPU_EXTENSION_RISCV_U        : boolean := false;  -- implement user mode extension?
938 57 zero_gravi
      CPU_EXTENSION_RISCV_Zfinx    : boolean := false;  -- implement 32-bit floating-point extension (using INT regs!)
939 8 zero_gravi
      CPU_EXTENSION_RISCV_Zicsr    : boolean := true;   -- implement CSR system?
940 39 zero_gravi
      CPU_EXTENSION_RISCV_Zifencei : boolean := false;  -- implement instruction stream sync.?
941 19 zero_gravi
      -- Extension Options --
942 34 zero_gravi
      FAST_MUL_EN                  : boolean := false;  -- use DSPs for M extension's multiplier
943
      FAST_SHIFT_EN                : boolean := false;  -- use barrel shifter for shift operations
944 56 zero_gravi
      TINY_SHIFT_EN                : boolean := false;  -- use tiny (single-bit) shifter for shift operations
945
      CPU_CNT_WIDTH                : natural := 64;     -- total width of CPU cycle and instret counters (0..64)
946 15 zero_gravi
      -- Physical Memory Protection (PMP) --
947 42 zero_gravi
      PMP_NUM_REGIONS              : natural := 0;      -- number of regions (0..64)
948
      PMP_MIN_GRANULARITY          : natural := 64*1024; -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
949
      -- Hardware Performance Monitors (HPM) --
950 47 zero_gravi
      HPM_NUM_CNTS                 : natural := 0;      -- number of implemented HPM counters (0..29)
951 60 zero_gravi
      HPM_CNT_WIDTH                : natural := 40;     -- total size of HPM counters (0..64)
952 23 zero_gravi
      -- Internal Instruction memory --
953 44 zero_gravi
      MEM_INT_IMEM_EN              : boolean := true;   -- implement processor-internal instruction memory
954 8 zero_gravi
      MEM_INT_IMEM_SIZE            : natural := 16*1024; -- size of processor-internal instruction memory in bytes
955 34 zero_gravi
      MEM_INT_IMEM_ROM             : boolean := false;  -- implement processor-internal instruction memory as ROM
956 23 zero_gravi
      -- Internal Data memory --
957 44 zero_gravi
      MEM_INT_DMEM_EN              : boolean := true;   -- implement processor-internal data memory
958 8 zero_gravi
      MEM_INT_DMEM_SIZE            : natural := 8*1024; -- size of processor-internal data memory in bytes
959 41 zero_gravi
      -- Internal Cache memory --
960 44 zero_gravi
      ICACHE_EN                    : boolean := false;  -- implement instruction cache
961 41 zero_gravi
      ICACHE_NUM_BLOCKS            : natural := 4;      -- i-cache: number of blocks (min 1), has to be a power of 2
962
      ICACHE_BLOCK_SIZE            : natural := 64;     -- i-cache: block size in bytes (min 4), has to be a power of 2
963 45 zero_gravi
      ICACHE_ASSOCIATIVITY         : natural := 1;      -- i-cache: associativity / number of sets (1=direct_mapped), has to be a power of 2
964 23 zero_gravi
      -- External memory interface --
965 44 zero_gravi
      MEM_EXT_EN                   : boolean := false;  -- implement external memory bus interface?
966 57 zero_gravi
      MEM_EXT_TIMEOUT              : natural := 255;    -- cycles after a pending bus access auto-terminates (0 = disabled)
967 2 zero_gravi
      -- Processor peripherals --
968 44 zero_gravi
      IO_GPIO_EN                   : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
969
      IO_MTIME_EN                  : boolean := true;   -- implement machine system timer (MTIME)?
970 50 zero_gravi
      IO_UART0_EN                  : boolean := true;   -- implement primary universal asynchronous receiver/transmitter (UART0)?
971
      IO_UART1_EN                  : boolean := true;   -- implement secondary universal asynchronous receiver/transmitter (UART1)?
972 44 zero_gravi
      IO_SPI_EN                    : boolean := true;   -- implement serial peripheral interface (SPI)?
973
      IO_TWI_EN                    : boolean := true;   -- implement two-wire interface (TWI)?
974 60 zero_gravi
      IO_PWM_NUM_CH                : natural := 4;      -- number of PWM channels to implement (0..60); 0 = disabled
975 44 zero_gravi
      IO_WDT_EN                    : boolean := true;   -- implement watch dog timer (WDT)?
976
      IO_TRNG_EN                   : boolean := false;  -- implement true random number generator (TRNG)?
977 47 zero_gravi
      IO_CFS_EN                    : boolean := false;  -- implement custom functions subsystem (CFS)?
978 56 zero_gravi
      IO_CFS_CONFIG                : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom CFS configuration generic
979 52 zero_gravi
      IO_CFS_IN_SIZE               : positive := 32;    -- size of CFS input conduit in bits
980
      IO_CFS_OUT_SIZE              : positive := 32;    -- size of CFS output conduit in bits
981
      IO_NCO_EN                    : boolean := true;   -- implement numerically-controlled oscillator (NCO)?
982
      IO_NEOLED_EN                 : boolean := true    -- implement NeoPixel-compatible smart LED interface (NEOLED)?
983 2 zero_gravi
    );
984
    port (
985
      -- Global control --
986 34 zero_gravi
      clk_i       : in  std_ulogic := '0'; -- global clock, rising edge
987
      rstn_i      : in  std_ulogic := '0'; -- global reset, low-active, async
988 59 zero_gravi
      -- JTAG on-chip debugger interface --
989
      jtag_trst_i : in  std_ulogic := '0'; -- low-active TAP reset (optional)
990
      jtag_tck_i  : in  std_ulogic := '0'; -- serial clock
991
      jtag_tdi_i  : in  std_ulogic := '0'; -- serial data input
992
      jtag_tdo_o  : out std_ulogic;        -- serial data output
993
      jtag_tms_i  : in  std_ulogic := '0'; -- mode select
994 49 zero_gravi
      -- Wishbone bus interface (available if MEM_EXT_EN = true) --
995 57 zero_gravi
      wb_tag_o    : out std_ulogic_vector(02 downto 0); -- request tag
996 34 zero_gravi
      wb_adr_o    : out std_ulogic_vector(31 downto 0); -- address
997
      wb_dat_i    : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- read data
998
      wb_dat_o    : out std_ulogic_vector(31 downto 0); -- write data
999
      wb_we_o     : out std_ulogic; -- read/write
1000
      wb_sel_o    : out std_ulogic_vector(03 downto 0); -- byte enable
1001
      wb_stb_o    : out std_ulogic; -- strobe
1002
      wb_cyc_o    : out std_ulogic; -- valid cycle
1003 57 zero_gravi
      wb_lock_o   : out std_ulogic; -- exclusive access request
1004 34 zero_gravi
      wb_ack_i    : in  std_ulogic := '0'; -- transfer acknowledge
1005
      wb_err_i    : in  std_ulogic := '0'; -- transfer error
1006 44 zero_gravi
      -- Advanced memory control signals (available if MEM_EXT_EN = true) --
1007 34 zero_gravi
      fence_o     : out std_ulogic; -- indicates an executed FENCE operation
1008
      fencei_o    : out std_ulogic; -- indicates an executed FENCEI operation
1009 49 zero_gravi
      -- GPIO (available if IO_GPIO_EN = true) --
1010 34 zero_gravi
      gpio_o      : out std_ulogic_vector(31 downto 0); -- parallel output
1011
      gpio_i      : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- parallel input
1012 50 zero_gravi
      -- primary UART0 (available if IO_UART0_EN = true) --
1013
      uart0_txd_o : out std_ulogic; -- UART0 send data
1014
      uart0_rxd_i : in  std_ulogic := '0'; -- UART0 receive data
1015 51 zero_gravi
      uart0_rts_o : out std_ulogic; -- hw flow control: UART0.RX ready to receive ("RTR"), low-active, optional
1016
      uart0_cts_i : in  std_ulogic := '0'; -- hw flow control: UART0.TX allowed to transmit, low-active, optional
1017 50 zero_gravi
      -- secondary UART1 (available if IO_UART1_EN = true) --
1018
      uart1_txd_o : out std_ulogic; -- UART1 send data
1019
      uart1_rxd_i : in  std_ulogic := '0'; -- UART1 receive data
1020 51 zero_gravi
      uart1_rts_o : out std_ulogic; -- hw flow control: UART1.RX ready to receive ("RTR"), low-active, optional
1021
      uart1_cts_i : in  std_ulogic := '0'; -- hw flow control: UART1.TX allowed to transmit, low-active, optional
1022 49 zero_gravi
      -- SPI (available if IO_SPI_EN = true) --
1023 34 zero_gravi
      spi_sck_o   : out std_ulogic; -- SPI serial clock
1024
      spi_sdo_o   : out std_ulogic; -- controller data out, peripheral data in
1025
      spi_sdi_i   : in  std_ulogic := '0'; -- controller data in, peripheral data out
1026
      spi_csn_o   : out std_ulogic_vector(07 downto 0); -- SPI CS
1027 49 zero_gravi
      -- TWI (available if IO_TWI_EN = true) --
1028 35 zero_gravi
      twi_sda_io  : inout std_logic; -- twi serial data line
1029
      twi_scl_io  : inout std_logic; -- twi serial clock line
1030 60 zero_gravi
      -- PWM (available if IO_PWM_NUM_CH > 0) --
1031
      pwm_o       : out std_ulogic_vector(IO_PWM_NUM_CH-1 downto 0); -- pwm channels
1032 47 zero_gravi
      -- Custom Functions Subsystem IO --
1033 52 zero_gravi
      cfs_in_i    : in  std_ulogic_vector(IO_CFS_IN_SIZE-1  downto 0); -- custom CFS inputs conduit
1034
      cfs_out_o   : out std_ulogic_vector(IO_CFS_OUT_SIZE-1 downto 0); -- custom CFS outputs conduit
1035 49 zero_gravi
      -- NCO output (available if IO_NCO_EN = true) --
1036
      nco_o       : out std_ulogic_vector(02 downto 0); -- numerically-controlled oscillator channels
1037 52 zero_gravi
      -- NeoPixel-compatible smart LED interface (available if IO_NEOLED_EN = true) --
1038
      neoled_o    : out std_ulogic; -- async serial data line
1039 59 zero_gravi
      -- System time --
1040
      mtime_i     : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time from ext. MTIME (if IO_MTIME_EN = false)
1041
      mtime_o     : out std_ulogic_vector(63 downto 0); -- current system time from int. MTIME (if IO_MTIME_EN = true)
1042 2 zero_gravi
      -- Interrupts --
1043 58 zero_gravi
      nm_irq_i    : in  std_ulogic := '0'; -- non-maskable interrupt
1044 50 zero_gravi
      soc_firq_i  : in  std_ulogic_vector(5 downto 0) := (others => '0'); -- fast interrupt channels
1045 44 zero_gravi
      mtime_irq_i : in  std_ulogic := '0'; -- machine timer interrupt, available if IO_MTIME_EN = false
1046 34 zero_gravi
      msw_irq_i   : in  std_ulogic := '0'; -- machine software interrupt
1047
      mext_irq_i  : in  std_ulogic := '0'  -- machine external interrupt
1048 2 zero_gravi
    );
1049
  end component;
1050
 
1051 4 zero_gravi
  -- Component: CPU Top Entity --------------------------------------------------------------
1052
  -- -------------------------------------------------------------------------------------------
1053
  component neorv32_cpu
1054
    generic (
1055
      -- General --
1056 49 zero_gravi
      HW_THREAD_ID                 : natural := 0;     -- hardware thread id (32-bit)
1057
      CPU_BOOT_ADDR                : std_ulogic_vector(31 downto 0) := x"00000000"; -- cpu boot address
1058 59 zero_gravi
      CPU_DEBUG_ADDR               : std_ulogic_vector(31 downto 0) := x"00000000"; -- cpu debug mode start address
1059 4 zero_gravi
      -- RISC-V CPU Extensions --
1060 39 zero_gravi
      CPU_EXTENSION_RISCV_A        : boolean := false; -- implement atomic extension?
1061 12 zero_gravi
      CPU_EXTENSION_RISCV_C        : boolean := false; -- implement compressed extension?
1062
      CPU_EXTENSION_RISCV_E        : boolean := false; -- implement embedded RF extension?
1063
      CPU_EXTENSION_RISCV_M        : boolean := false; -- implement muld/div extension?
1064 15 zero_gravi
      CPU_EXTENSION_RISCV_U        : boolean := false; -- implement user mode extension?
1065 53 zero_gravi
      CPU_EXTENSION_RISCV_Zfinx    : boolean := false; -- implement 32-bit floating-point extension (using INT reg!)
1066 12 zero_gravi
      CPU_EXTENSION_RISCV_Zicsr    : boolean := true;  -- implement CSR system?
1067 49 zero_gravi
      CPU_EXTENSION_RISCV_Zifencei : boolean := false; -- implement instruction stream sync.?
1068 59 zero_gravi
      CPU_EXTENSION_RISCV_DEBUG    : boolean := false; -- implement CPU debug mode?
1069 19 zero_gravi
      -- Extension Options --
1070
      FAST_MUL_EN                  : boolean := false; -- use DSPs for M extension's multiplier
1071 34 zero_gravi
      FAST_SHIFT_EN                : boolean := false; -- use barrel shifter for shift operations
1072 56 zero_gravi
      TINY_SHIFT_EN                : boolean := false; -- use tiny (single-bit) shifter for shift operations
1073
      CPU_CNT_WIDTH                : natural := 64;    -- total width of CPU cycle and instret counters (0..64)
1074 15 zero_gravi
      -- Physical Memory Protection (PMP) --
1075 52 zero_gravi
      PMP_NUM_REGIONS              : natural := 0;     -- number of regions (0..64)
1076 42 zero_gravi
      PMP_MIN_GRANULARITY          : natural := 64*1024; -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
1077
      -- Hardware Performance Monitors (HPM) --
1078 56 zero_gravi
      HPM_NUM_CNTS                 : natural := 0;     -- number of implemented HPM counters (0..29)
1079 60 zero_gravi
      HPM_CNT_WIDTH                : natural := 40     -- total size of HPM counters (0..64)
1080 4 zero_gravi
    );
1081
    port (
1082
      -- global control --
1083 14 zero_gravi
      clk_i          : in  std_ulogic := '0'; -- global clock, rising edge
1084
      rstn_i         : in  std_ulogic := '0'; -- global reset, low-active, async
1085 47 zero_gravi
      sleep_o        : out std_ulogic; -- cpu is in sleep mode when set
1086 12 zero_gravi
      -- instruction bus interface --
1087
      i_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1088 14 zero_gravi
      i_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
1089 12 zero_gravi
      i_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1090
      i_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
1091
      i_bus_we_o     : out std_ulogic; -- write enable
1092
      i_bus_re_o     : out std_ulogic; -- read enable
1093 57 zero_gravi
      i_bus_lock_o   : out std_ulogic; -- exclusive access request
1094 14 zero_gravi
      i_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
1095
      i_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
1096 12 zero_gravi
      i_bus_fence_o  : out std_ulogic; -- executed FENCEI operation
1097 35 zero_gravi
      i_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
1098 12 zero_gravi
      -- data bus interface --
1099
      d_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1100 14 zero_gravi
      d_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0) := (others => '0'); -- bus read data
1101 12 zero_gravi
      d_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1102
      d_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
1103
      d_bus_we_o     : out std_ulogic; -- write enable
1104
      d_bus_re_o     : out std_ulogic; -- read enable
1105 57 zero_gravi
      d_bus_lock_o   : out std_ulogic; -- exclusive access request
1106 14 zero_gravi
      d_bus_ack_i    : in  std_ulogic := '0'; -- bus transfer acknowledge
1107
      d_bus_err_i    : in  std_ulogic := '0'; -- bus transfer error
1108 12 zero_gravi
      d_bus_fence_o  : out std_ulogic; -- executed FENCE operation
1109 35 zero_gravi
      d_bus_priv_o   : out std_ulogic_vector(1 downto 0); -- privilege level
1110 11 zero_gravi
      -- system time input from MTIME --
1111 14 zero_gravi
      time_i         : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time
1112 58 zero_gravi
      -- non-maskable interrupt --
1113
      nm_irq_i       : in  std_ulogic := '0'; -- NMI
1114 14 zero_gravi
      -- interrupts (risc-v compliant) --
1115
      msw_irq_i      : in  std_ulogic := '0'; -- machine software interrupt
1116
      mext_irq_i     : in  std_ulogic := '0'; -- machine external interrupt
1117
      mtime_irq_i    : in  std_ulogic := '0'; -- machine timer interrupt
1118
      -- fast interrupts (custom) --
1119 48 zero_gravi
      firq_i         : in  std_ulogic_vector(15 downto 0) := (others => '0');
1120 59 zero_gravi
      firq_ack_o     : out std_ulogic_vector(15 downto 0);
1121
      -- debug mode (halt) request --
1122
      db_halt_req_i  : in  std_ulogic := '0'
1123 4 zero_gravi
    );
1124
  end component;
1125
 
1126 2 zero_gravi
  -- Component: CPU Control -----------------------------------------------------------------
1127
  -- -------------------------------------------------------------------------------------------
1128
  component neorv32_cpu_control
1129
    generic (
1130
      -- General --
1131 49 zero_gravi
      HW_THREAD_ID                 : natural := 0;     -- hardware thread id (32-bit)
1132 59 zero_gravi
      CPU_BOOT_ADDR                : std_ulogic_vector(31 downto 0) := x"00000000"; -- cpu boot address
1133
      CPU_DEBUG_ADDR               : std_ulogic_vector(31 downto 0) := x"00000000"; -- cpu debug mode start address
1134 2 zero_gravi
      -- RISC-V CPU Extensions --
1135 39 zero_gravi
      CPU_EXTENSION_RISCV_A        : boolean := false; -- implement atomic extension?
1136 12 zero_gravi
      CPU_EXTENSION_RISCV_C        : boolean := false; -- implement compressed extension?
1137
      CPU_EXTENSION_RISCV_E        : boolean := false; -- implement embedded RF extension?
1138
      CPU_EXTENSION_RISCV_M        : boolean := false; -- implement muld/div extension?
1139 15 zero_gravi
      CPU_EXTENSION_RISCV_U        : boolean := false; -- implement user mode extension?
1140 53 zero_gravi
      CPU_EXTENSION_RISCV_Zfinx    : boolean := false; -- implement 32-bit floating-point extension (using INT reg!)
1141 12 zero_gravi
      CPU_EXTENSION_RISCV_Zicsr    : boolean := true;  -- implement CSR system?
1142 49 zero_gravi
      CPU_EXTENSION_RISCV_Zifencei : boolean := false; -- implement instruction stream sync.?
1143 59 zero_gravi
      CPU_EXTENSION_RISCV_DEBUG    : boolean := false; -- implement CPU debug mode?
1144 56 zero_gravi
      -- Extension Options --
1145
      CPU_CNT_WIDTH                : natural := 64; -- total width of CPU cycle and instret counters (0..64)
1146 15 zero_gravi
      -- Physical memory protection (PMP) --
1147 52 zero_gravi
      PMP_NUM_REGIONS              : natural := 0;     -- number of regions (0..64)
1148 42 zero_gravi
      PMP_MIN_GRANULARITY          : natural := 64*1024; -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
1149
      -- Hardware Performance Monitors (HPM) --
1150 56 zero_gravi
      HPM_NUM_CNTS                 : natural := 0;     -- number of implemented HPM counters (0..29)
1151 60 zero_gravi
      HPM_CNT_WIDTH                : natural := 40     -- total size of HPM counters (0..64)
1152 2 zero_gravi
    );
1153
    port (
1154
      -- global control --
1155
      clk_i         : in  std_ulogic; -- global clock, rising edge
1156
      rstn_i        : in  std_ulogic; -- global reset, low-active, async
1157
      ctrl_o        : out std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1158
      -- status input --
1159
      alu_wait_i    : in  std_ulogic; -- wait for ALU
1160 12 zero_gravi
      bus_i_wait_i  : in  std_ulogic; -- wait for bus
1161
      bus_d_wait_i  : in  std_ulogic; -- wait for bus
1162 57 zero_gravi
      excl_state_i  : in  std_ulogic; -- atomic/exclusive access lock status
1163 2 zero_gravi
      -- data input --
1164
      instr_i       : in  std_ulogic_vector(data_width_c-1 downto 0); -- instruction
1165
      cmp_i         : in  std_ulogic_vector(1 downto 0); -- comparator status
1166 36 zero_gravi
      alu_add_i     : in  std_ulogic_vector(data_width_c-1 downto 0); -- ALU address result
1167 52 zero_gravi
      rs1_i         : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 1
1168 2 zero_gravi
      -- data output --
1169
      imm_o         : out std_ulogic_vector(data_width_c-1 downto 0); -- immediate
1170 6 zero_gravi
      fetch_pc_o    : out std_ulogic_vector(data_width_c-1 downto 0); -- PC for instruction fetch
1171
      curr_pc_o     : out std_ulogic_vector(data_width_c-1 downto 0); -- current PC (corresponding to current instruction)
1172 2 zero_gravi
      csr_rdata_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- CSR read data
1173 52 zero_gravi
      -- FPU interface --
1174
      fpu_rm_o      : out std_ulogic_vector(02 downto 0); -- rounding mode
1175
      fpu_flags_i   : in  std_ulogic_vector(04 downto 0); -- exception flags
1176 59 zero_gravi
      -- debug mode (halt) request --
1177
      db_halt_req_i : in  std_ulogic;
1178 58 zero_gravi
      -- non-maskable interrupt --
1179
      nm_irq_i      : in  std_ulogic;
1180 14 zero_gravi
      -- interrupts (risc-v compliant) --
1181
      msw_irq_i     : in  std_ulogic; -- machine software interrupt
1182
      mext_irq_i    : in  std_ulogic; -- machine external interrupt
1183 2 zero_gravi
      mtime_irq_i   : in  std_ulogic; -- machine timer interrupt
1184 14 zero_gravi
      -- fast interrupts (custom) --
1185 48 zero_gravi
      firq_i        : in  std_ulogic_vector(15 downto 0);
1186
      firq_ack_o    : out std_ulogic_vector(15 downto 0);
1187 11 zero_gravi
      -- system time input from MTIME --
1188
      time_i        : in  std_ulogic_vector(63 downto 0); -- current system time
1189 15 zero_gravi
      -- physical memory protection --
1190
      pmp_addr_o    : out pmp_addr_if_t; -- addresses
1191
      pmp_ctrl_o    : out pmp_ctrl_if_t; -- configs
1192 2 zero_gravi
      -- bus access exceptions --
1193
      mar_i         : in  std_ulogic_vector(data_width_c-1 downto 0); -- memory address register
1194
      ma_instr_i    : in  std_ulogic; -- misaligned instruction address
1195
      ma_load_i     : in  std_ulogic; -- misaligned load data address
1196
      ma_store_i    : in  std_ulogic; -- misaligned store data address
1197
      be_instr_i    : in  std_ulogic; -- bus error on instruction access
1198
      be_load_i     : in  std_ulogic; -- bus error on load data access
1199 12 zero_gravi
      be_store_i    : in  std_ulogic  -- bus error on store data access
1200 2 zero_gravi
    );
1201
  end component;
1202
 
1203
  -- Component: CPU Register File -----------------------------------------------------------
1204
  -- -------------------------------------------------------------------------------------------
1205
  component neorv32_cpu_regfile
1206
    generic (
1207
      CPU_EXTENSION_RISCV_E : boolean := false -- implement embedded RF extension?
1208
    );
1209
    port (
1210
      -- global control --
1211
      clk_i  : in  std_ulogic; -- global clock, rising edge
1212
      ctrl_i : in  std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1213
      -- data input --
1214
      mem_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- memory read data
1215
      alu_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- ALU result
1216
      -- data output --
1217
      rs1_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- operand 1
1218 47 zero_gravi
      rs2_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- operand 2
1219
      cmp_o  : out std_ulogic_vector(1 downto 0) -- comparator status
1220 2 zero_gravi
    );
1221
  end component;
1222
 
1223
  -- Component: CPU ALU ---------------------------------------------------------------------
1224
  -- -------------------------------------------------------------------------------------------
1225
  component neorv32_cpu_alu
1226 11 zero_gravi
    generic (
1227 56 zero_gravi
      CPU_EXTENSION_RISCV_M : boolean := true;  -- implement muld/div extension?
1228
      FAST_SHIFT_EN         : boolean := false; -- use barrel shifter for shift operations
1229
      TINY_SHIFT_EN         : boolean := false  -- use tiny (single-bit) shifter for shift operations
1230 11 zero_gravi
    );
1231 2 zero_gravi
    port (
1232
      -- global control --
1233
      clk_i       : in  std_ulogic; -- global clock, rising edge
1234
      rstn_i      : in  std_ulogic; -- global reset, low-active, async
1235
      ctrl_i      : in  std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1236
      -- data input --
1237
      rs1_i       : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 1
1238
      rs2_i       : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 2
1239
      pc2_i       : in  std_ulogic_vector(data_width_c-1 downto 0); -- delayed PC
1240
      imm_i       : in  std_ulogic_vector(data_width_c-1 downto 0); -- immediate
1241
      -- data output --
1242
      res_o       : out std_ulogic_vector(data_width_c-1 downto 0); -- ALU result
1243 36 zero_gravi
      add_o       : out std_ulogic_vector(data_width_c-1 downto 0); -- address computation result
1244 2 zero_gravi
      -- co-processor interface --
1245 49 zero_gravi
      cp_start_o  : out std_ulogic_vector(7 downto 0); -- trigger co-processor i
1246
      cp_valid_i  : in  std_ulogic_vector(7 downto 0); -- co-processor i done
1247
      cp_result_i : in  cp_data_if_t; -- co-processor result
1248 2 zero_gravi
      -- status --
1249
      wait_o      : out std_ulogic -- busy due to iterative processing units
1250
    );
1251
  end component;
1252
 
1253 44 zero_gravi
  -- Component: CPU Co-Processor MULDIV ('M' extension) -------------------------------------
1254 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
1255
  component neorv32_cpu_cp_muldiv
1256 19 zero_gravi
    generic (
1257
      FAST_MUL_EN : boolean := false -- use DSPs for faster multiplication
1258
    );
1259 2 zero_gravi
    port (
1260
      -- global control --
1261
      clk_i   : in  std_ulogic; -- global clock, rising edge
1262
      rstn_i  : in  std_ulogic; -- global reset, low-active, async
1263
      ctrl_i  : in  std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1264 36 zero_gravi
      start_i : in  std_ulogic; -- trigger operation
1265 2 zero_gravi
      -- data input --
1266
      rs1_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 1
1267
      rs2_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 2
1268
      -- result and status --
1269
      res_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- operation result
1270
      valid_o : out std_ulogic -- data output valid
1271
    );
1272
  end component;
1273
 
1274 53 zero_gravi
  -- Component: CPU Co-Processor 32-bit FPU ('Zfinx' extension) -----------------------------
1275 52 zero_gravi
  -- -------------------------------------------------------------------------------------------
1276
  component neorv32_cpu_cp_fpu
1277
    port (
1278
      -- global control --
1279 53 zero_gravi
      clk_i    : in  std_ulogic; -- global clock, rising edge
1280
      rstn_i   : in  std_ulogic; -- global reset, low-active, async
1281
      ctrl_i   : in  std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1282
      start_i  : in  std_ulogic; -- trigger operation
1283 52 zero_gravi
      -- data input --
1284 53 zero_gravi
      frm_i    : in  std_ulogic_vector(2 downto 0); -- rounding mode
1285 56 zero_gravi
      cmp_i    : in  std_ulogic_vector(1 downto 0); -- comparator status
1286 53 zero_gravi
      rs1_i    : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 1
1287
      rs2_i    : in  std_ulogic_vector(data_width_c-1 downto 0); -- rf source 2
1288 52 zero_gravi
      -- result and status --
1289 53 zero_gravi
      res_o    : out std_ulogic_vector(data_width_c-1 downto 0); -- operation result
1290
      fflags_o : out std_ulogic_vector(4 downto 0); -- exception flags
1291
      valid_o  : out std_ulogic -- data output valid
1292 52 zero_gravi
    );
1293
  end component;
1294
 
1295 2 zero_gravi
  -- Component: CPU Bus Interface -----------------------------------------------------------
1296
  -- -------------------------------------------------------------------------------------------
1297
  component neorv32_cpu_bus
1298
    generic (
1299 57 zero_gravi
      CPU_EXTENSION_RISCV_A : boolean := false;  -- implement atomic extension?
1300
      CPU_EXTENSION_RISCV_C : boolean := true;   -- implement compressed extension?
1301 15 zero_gravi
      -- Physical memory protection (PMP) --
1302 57 zero_gravi
      PMP_NUM_REGIONS       : natural := 0;      -- number of regions (0..64)
1303
      PMP_MIN_GRANULARITY   : natural := 64*1024 -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
1304 2 zero_gravi
    );
1305
    port (
1306
      -- global control --
1307 12 zero_gravi
      clk_i          : in  std_ulogic; -- global clock, rising edge
1308 38 zero_gravi
      rstn_i      : in  std_ulogic := '0'; -- global reset, low-active, async
1309 12 zero_gravi
      ctrl_i         : in  std_ulogic_vector(ctrl_width_c-1 downto 0); -- main control bus
1310
      -- cpu instruction fetch interface --
1311
      fetch_pc_i     : in  std_ulogic_vector(data_width_c-1 downto 0); -- PC for instruction fetch
1312
      instr_o        : out std_ulogic_vector(data_width_c-1 downto 0); -- instruction
1313
      i_wait_o       : out std_ulogic; -- wait for fetch to complete
1314
      --
1315
      ma_instr_o     : out std_ulogic; -- misaligned instruction address
1316
      be_instr_o     : out std_ulogic; -- bus error on instruction access
1317
      -- cpu data access interface --
1318
      addr_i         : in  std_ulogic_vector(data_width_c-1 downto 0); -- ALU result -> access address
1319
      wdata_i        : in  std_ulogic_vector(data_width_c-1 downto 0); -- write data
1320
      rdata_o        : out std_ulogic_vector(data_width_c-1 downto 0); -- read data
1321
      mar_o          : out std_ulogic_vector(data_width_c-1 downto 0); -- current memory address register
1322
      d_wait_o       : out std_ulogic; -- wait for access to complete
1323
      --
1324 57 zero_gravi
      excl_state_o   : out std_ulogic; -- atomic/exclusive access status
1325 12 zero_gravi
      ma_load_o      : out std_ulogic; -- misaligned load data address
1326
      ma_store_o     : out std_ulogic; -- misaligned store data address
1327
      be_load_o      : out std_ulogic; -- bus error on load data access
1328
      be_store_o     : out std_ulogic; -- bus error on store data access
1329 15 zero_gravi
      -- physical memory protection --
1330
      pmp_addr_i     : in  pmp_addr_if_t; -- addresses
1331
      pmp_ctrl_i     : in  pmp_ctrl_if_t; -- configs
1332 12 zero_gravi
      -- instruction bus --
1333
      i_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1334
      i_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1335
      i_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1336
      i_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
1337
      i_bus_we_o     : out std_ulogic; -- write enable
1338
      i_bus_re_o     : out std_ulogic; -- read enable
1339 57 zero_gravi
      i_bus_lock_o   : out std_ulogic; -- exclusive access request
1340 12 zero_gravi
      i_bus_ack_i    : in  std_ulogic; -- bus transfer acknowledge
1341
      i_bus_err_i    : in  std_ulogic; -- bus transfer error
1342
      i_bus_fence_o  : out std_ulogic; -- fence operation
1343
      -- data bus --
1344
      d_bus_addr_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1345
      d_bus_rdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1346
      d_bus_wdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1347
      d_bus_ben_o    : out std_ulogic_vector(03 downto 0); -- byte enable
1348
      d_bus_we_o     : out std_ulogic; -- write enable
1349
      d_bus_re_o     : out std_ulogic; -- read enable
1350 57 zero_gravi
      d_bus_lock_o   : out std_ulogic; -- exclusive access request
1351 12 zero_gravi
      d_bus_ack_i    : in  std_ulogic; -- bus transfer acknowledge
1352
      d_bus_err_i    : in  std_ulogic; -- bus transfer error
1353 57 zero_gravi
      d_bus_fence_o  : out std_ulogic  -- fence operation
1354 2 zero_gravi
    );
1355
  end component;
1356
 
1357 57 zero_gravi
  -- Component: Bus Keeper ------------------------------------------------------------------
1358
  -- -------------------------------------------------------------------------------------------
1359
  component neorv32_bus_keeper is
1360
    generic (
1361 59 zero_gravi
       -- External memory interface --
1362
      MEM_EXT_EN        : boolean := false;  -- implement external memory bus interface?
1363 57 zero_gravi
      -- Internal instruction memory --
1364
      MEM_INT_IMEM_EN   : boolean := true;   -- implement processor-internal instruction memory
1365
      MEM_INT_IMEM_SIZE : natural := 8*1024; -- size of processor-internal instruction memory in bytes
1366
      -- Internal data memory --
1367
      MEM_INT_DMEM_EN   : boolean := true;   -- implement processor-internal data memory
1368
      MEM_INT_DMEM_SIZE : natural := 8*1024  -- size of processor-internal data memory in bytes
1369
    );
1370
    port (
1371
      -- host access --
1372
      clk_i  : in  std_ulogic; -- global clock line
1373
      rstn_i : in  std_ulogic; -- global reset line, low-active
1374
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1375
      rden_i : in  std_ulogic; -- read enable
1376
      wren_i : in  std_ulogic; -- write enable
1377
      ack_i  : in  std_ulogic; -- transfer acknowledge from bus system
1378
      err_i  : in  std_ulogic; -- transfer error from bus system
1379
      err_o  : out std_ulogic  -- bus error
1380
    );
1381
  end component;
1382
 
1383 45 zero_gravi
  -- Component: CPU Instruction Cache -------------------------------------------------------
1384 41 zero_gravi
  -- -------------------------------------------------------------------------------------------
1385 45 zero_gravi
  component neorv32_icache
1386 41 zero_gravi
    generic (
1387 47 zero_gravi
      ICACHE_NUM_BLOCKS : natural := 4;  -- number of blocks (min 1), has to be a power of 2
1388
      ICACHE_BLOCK_SIZE : natural := 16; -- block size in bytes (min 4), has to be a power of 2
1389
      ICACHE_NUM_SETS   : natural := 1   -- associativity / number of sets (1=direct_mapped), has to be a power of 2
1390 41 zero_gravi
    );
1391
    port (
1392
      -- global control --
1393
      clk_i         : in  std_ulogic; -- global clock, rising edge
1394
      rstn_i        : in  std_ulogic; -- global reset, low-active, async
1395
      clear_i       : in  std_ulogic; -- cache clear
1396
      -- host controller interface --
1397
      host_addr_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1398
      host_rdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1399
      host_wdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1400
      host_ben_i    : in  std_ulogic_vector(03 downto 0); -- byte enable
1401
      host_we_i     : in  std_ulogic; -- write enable
1402
      host_re_i     : in  std_ulogic; -- read enable
1403
      host_ack_o    : out std_ulogic; -- bus transfer acknowledge
1404
      host_err_o    : out std_ulogic; -- bus transfer error
1405
      -- peripheral bus interface --
1406
      bus_addr_o    : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1407
      bus_rdata_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1408
      bus_wdata_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1409
      bus_ben_o     : out std_ulogic_vector(03 downto 0); -- byte enable
1410
      bus_we_o      : out std_ulogic; -- write enable
1411
      bus_re_o      : out std_ulogic; -- read enable
1412
      bus_ack_i     : in  std_ulogic; -- bus transfer acknowledge
1413
      bus_err_i     : in  std_ulogic  -- bus transfer error
1414
    );
1415
  end component;
1416
 
1417 12 zero_gravi
  -- Component: CPU Bus Switch --------------------------------------------------------------
1418
  -- -------------------------------------------------------------------------------------------
1419
  component neorv32_busswitch
1420
    generic (
1421
      PORT_CA_READ_ONLY : boolean := false; -- set if controller port A is read-only
1422
      PORT_CB_READ_ONLY : boolean := false  -- set if controller port B is read-only
1423
    );
1424
    port (
1425
      -- global control --
1426
      clk_i           : in  std_ulogic; -- global clock, rising edge
1427
      rstn_i          : in  std_ulogic; -- global reset, low-active, async
1428
      -- controller interface a --
1429
      ca_bus_addr_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1430
      ca_bus_rdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1431
      ca_bus_wdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1432
      ca_bus_ben_i    : in  std_ulogic_vector(03 downto 0); -- byte enable
1433
      ca_bus_we_i     : in  std_ulogic; -- write enable
1434
      ca_bus_re_i     : in  std_ulogic; -- read enable
1435 57 zero_gravi
      ca_bus_lock_i   : in  std_ulogic; -- exclusive access request
1436 12 zero_gravi
      ca_bus_ack_o    : out std_ulogic; -- bus transfer acknowledge
1437
      ca_bus_err_o    : out std_ulogic; -- bus transfer error
1438
      -- controller interface b --
1439
      cb_bus_addr_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1440
      cb_bus_rdata_o  : out std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1441
      cb_bus_wdata_i  : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1442
      cb_bus_ben_i    : in  std_ulogic_vector(03 downto 0); -- byte enable
1443
      cb_bus_we_i     : in  std_ulogic; -- write enable
1444
      cb_bus_re_i     : in  std_ulogic; -- read enable
1445 57 zero_gravi
      cb_bus_lock_i   : in  std_ulogic; -- exclusive access request
1446 12 zero_gravi
      cb_bus_ack_o    : out std_ulogic; -- bus transfer acknowledge
1447
      cb_bus_err_o    : out std_ulogic; -- bus transfer error
1448
      -- peripheral bus --
1449 36 zero_gravi
      p_bus_src_o     : out std_ulogic; -- access source: 0 = A, 1 = B
1450 12 zero_gravi
      p_bus_addr_o    : out std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
1451
      p_bus_rdata_i   : in  std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
1452
      p_bus_wdata_o   : out std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
1453
      p_bus_ben_o     : out std_ulogic_vector(03 downto 0); -- byte enable
1454
      p_bus_we_o      : out std_ulogic; -- write enable
1455
      p_bus_re_o      : out std_ulogic; -- read enable
1456 57 zero_gravi
      p_bus_lock_o    : out std_ulogic; -- exclusive access request
1457 12 zero_gravi
      p_bus_ack_i     : in  std_ulogic; -- bus transfer acknowledge
1458
      p_bus_err_i     : in  std_ulogic  -- bus transfer error
1459
    );
1460
  end component;
1461
 
1462 2 zero_gravi
  -- Component: CPU Compressed Instructions Decompressor ------------------------------------
1463
  -- -------------------------------------------------------------------------------------------
1464
  component neorv32_cpu_decompressor
1465
    port (
1466
      -- instruction input --
1467
      ci_instr16_i : in  std_ulogic_vector(15 downto 0); -- compressed instruction input
1468
      -- instruction output --
1469
      ci_illegal_o : out std_ulogic; -- is an illegal compressed instruction
1470
      ci_instr32_o : out std_ulogic_vector(31 downto 0)  -- 32-bit decompressed instruction
1471
    );
1472
  end component;
1473
 
1474
  -- Component: Processor-internal instruction memory (IMEM) --------------------------------
1475
  -- -------------------------------------------------------------------------------------------
1476
  component neorv32_imem
1477
    generic (
1478
      IMEM_BASE      : std_ulogic_vector(31 downto 0) := x"00000000"; -- memory base address
1479
      IMEM_SIZE      : natural := 4*1024; -- processor-internal instruction memory size in bytes
1480
      IMEM_AS_ROM    : boolean := false;  -- implement IMEM as read-only memory?
1481 44 zero_gravi
      BOOTLOADER_EN  : boolean := true    -- implement and use bootloader?
1482 2 zero_gravi
    );
1483
    port (
1484
      clk_i  : in  std_ulogic; -- global clock line
1485
      rden_i : in  std_ulogic; -- read enable
1486
      wren_i : in  std_ulogic; -- write enable
1487
      ben_i  : in  std_ulogic_vector(03 downto 0); -- byte write enable
1488
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1489
      data_i : in  std_ulogic_vector(31 downto 0); -- data in
1490
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1491
      ack_o  : out std_ulogic -- transfer acknowledge
1492
    );
1493
  end component;
1494
 
1495
  -- Component: Processor-internal data memory (DMEM) ---------------------------------------
1496
  -- -------------------------------------------------------------------------------------------
1497
  component neorv32_dmem
1498
    generic (
1499
      DMEM_BASE : std_ulogic_vector(31 downto 0) := x"80000000"; -- memory base address
1500
      DMEM_SIZE : natural := 4*1024  -- processor-internal instruction memory size in bytes
1501
    );
1502
    port (
1503
      clk_i  : in  std_ulogic; -- global clock line
1504
      rden_i : in  std_ulogic; -- read enable
1505
      wren_i : in  std_ulogic; -- write enable
1506
      ben_i  : in  std_ulogic_vector(03 downto 0); -- byte write enable
1507
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1508
      data_i : in  std_ulogic_vector(31 downto 0); -- data in
1509
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1510
      ack_o  : out std_ulogic -- transfer acknowledge
1511
    );
1512
  end component;
1513
 
1514
  -- Component: Processor-internal bootloader ROM (BOOTROM) ---------------------------------
1515
  -- -------------------------------------------------------------------------------------------
1516
  component neorv32_boot_rom
1517 23 zero_gravi
    generic (
1518
      BOOTROM_BASE : std_ulogic_vector(31 downto 0) := x"FFFF0000"; -- boot ROM base address
1519
      BOOTROM_SIZE : natural := 4*1024  -- processor-internal boot ROM memory size in bytes
1520
    );
1521 2 zero_gravi
    port (
1522
      clk_i  : in  std_ulogic; -- global clock line
1523
      rden_i : in  std_ulogic; -- read enable
1524
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1525
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1526
      ack_o  : out std_ulogic -- transfer acknowledge
1527
    );
1528
  end component;
1529
 
1530
  -- Component: Machine System Timer (mtime) ------------------------------------------------
1531
  -- -------------------------------------------------------------------------------------------
1532
  component neorv32_mtime
1533
    port (
1534
      -- host access --
1535 60 zero_gravi
      clk_i  : in  std_ulogic; -- global clock line
1536
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1537
      rden_i : in  std_ulogic; -- read enable
1538
      wren_i : in  std_ulogic; -- write enable
1539
      data_i : in  std_ulogic_vector(31 downto 0); -- data in
1540
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1541
      ack_o  : out std_ulogic; -- transfer acknowledge
1542 11 zero_gravi
      -- time output for CPU --
1543 60 zero_gravi
      time_o : out std_ulogic_vector(63 downto 0); -- current system time
1544 2 zero_gravi
      -- interrupt --
1545 60 zero_gravi
      irq_o  : out std_ulogic  -- interrupt request
1546 2 zero_gravi
    );
1547
  end component;
1548
 
1549
  -- Component: General Purpose Input/Output Port (GPIO) ------------------------------------
1550
  -- -------------------------------------------------------------------------------------------
1551
  component neorv32_gpio
1552
    port (
1553
      -- host access --
1554
      clk_i  : in  std_ulogic; -- global clock line
1555
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1556
      rden_i : in  std_ulogic; -- read enable
1557
      wren_i : in  std_ulogic; -- write enable
1558
      data_i : in  std_ulogic_vector(31 downto 0); -- data in
1559
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1560
      ack_o  : out std_ulogic; -- transfer acknowledge
1561
      -- parallel io --
1562 22 zero_gravi
      gpio_o : out std_ulogic_vector(31 downto 0);
1563
      gpio_i : in  std_ulogic_vector(31 downto 0);
1564 2 zero_gravi
      -- interrupt --
1565
      irq_o  : out std_ulogic
1566
    );
1567
  end component;
1568
 
1569
  -- Component: Watchdog Timer (WDT) --------------------------------------------------------
1570
  -- -------------------------------------------------------------------------------------------
1571
  component neorv32_wdt
1572
    port (
1573
      -- host access --
1574
      clk_i       : in  std_ulogic; -- global clock line
1575
      rstn_i      : in  std_ulogic; -- global reset line, low-active
1576
      rden_i      : in  std_ulogic; -- read enable
1577
      wren_i      : in  std_ulogic; -- write enable
1578
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1579
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1580
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1581
      ack_o       : out std_ulogic; -- transfer acknowledge
1582
      -- clock generator --
1583
      clkgen_en_o : out std_ulogic; -- enable clock generator
1584
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1585
      -- timeout event --
1586
      irq_o       : out std_ulogic; -- timeout IRQ
1587
      rstn_o      : out std_ulogic  -- timeout reset, low_active, use it as async!
1588
    );
1589
  end component;
1590
 
1591
  -- Component: Universal Asynchronous Receiver and Transmitter (UART) ----------------------
1592
  -- -------------------------------------------------------------------------------------------
1593
  component neorv32_uart
1594 50 zero_gravi
    generic (
1595
      UART_PRIMARY : boolean := true -- true = primary UART (UART0), false = secondary UART (UART1)
1596
    );
1597 2 zero_gravi
    port (
1598
      -- host access --
1599
      clk_i       : in  std_ulogic; -- global clock line
1600
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1601
      rden_i      : in  std_ulogic; -- read enable
1602
      wren_i      : in  std_ulogic; -- write enable
1603
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1604
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1605
      ack_o       : out std_ulogic; -- transfer acknowledge
1606
      -- clock generator --
1607
      clkgen_en_o : out std_ulogic; -- enable clock generator
1608
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1609
      -- com lines --
1610
      uart_txd_o  : out std_ulogic;
1611
      uart_rxd_i  : in  std_ulogic;
1612 51 zero_gravi
      -- hardware flow control --
1613
      uart_rts_o  : out std_ulogic; -- UART.RX ready to receive ("RTR"), low-active, optional
1614
      uart_cts_i  : in  std_ulogic; -- UART.TX allowed to transmit, low-active, optional
1615 2 zero_gravi
      -- interrupts --
1616 48 zero_gravi
      irq_rxd_o   : out std_ulogic; -- uart data received interrupt
1617
      irq_txd_o   : out std_ulogic  -- uart transmission done interrupt
1618 2 zero_gravi
    );
1619
  end component;
1620
 
1621
  -- Component: Serial Peripheral Interface (SPI) -------------------------------------------
1622
  -- -------------------------------------------------------------------------------------------
1623
  component neorv32_spi
1624
    port (
1625
      -- host access --
1626
      clk_i       : in  std_ulogic; -- global clock line
1627
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1628
      rden_i      : in  std_ulogic; -- read enable
1629
      wren_i      : in  std_ulogic; -- write enable
1630
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1631
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1632
      ack_o       : out std_ulogic; -- transfer acknowledge
1633
      -- clock generator --
1634
      clkgen_en_o : out std_ulogic; -- enable clock generator
1635
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1636
      -- com lines --
1637 6 zero_gravi
      spi_sck_o   : out std_ulogic; -- SPI serial clock
1638
      spi_sdo_o   : out std_ulogic; -- controller data out, peripheral data in
1639
      spi_sdi_i   : in  std_ulogic; -- controller data in, peripheral data out
1640 2 zero_gravi
      spi_csn_o   : out std_ulogic_vector(07 downto 0); -- SPI CS
1641
      -- interrupt --
1642 48 zero_gravi
      irq_o       : out std_ulogic -- transmission done interrupt
1643 2 zero_gravi
    );
1644
  end component;
1645
 
1646
  -- Component: Two-Wire Interface (TWI) ----------------------------------------------------
1647
  -- -------------------------------------------------------------------------------------------
1648
  component neorv32_twi
1649
    port (
1650
      -- host access --
1651
      clk_i       : in  std_ulogic; -- global clock line
1652
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1653
      rden_i      : in  std_ulogic; -- read enable
1654
      wren_i      : in  std_ulogic; -- write enable
1655
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1656
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1657
      ack_o       : out std_ulogic; -- transfer acknowledge
1658
      -- clock generator --
1659
      clkgen_en_o : out std_ulogic; -- enable clock generator
1660
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1661
      -- com lines --
1662
      twi_sda_io  : inout std_logic; -- serial data line
1663
      twi_scl_io  : inout std_logic; -- serial clock line
1664
      -- interrupt --
1665 48 zero_gravi
      irq_o       : out std_ulogic -- transfer done IRQ
1666 2 zero_gravi
    );
1667
  end component;
1668
 
1669
  -- Component: Pulse-Width Modulation Controller (PWM) -------------------------------------
1670
  -- -------------------------------------------------------------------------------------------
1671
  component neorv32_pwm
1672 60 zero_gravi
    generic (
1673
      NUM_CHANNELS : natural := 4 -- number of PWM channels (0..60)
1674
    );
1675 2 zero_gravi
    port (
1676
      -- host access --
1677
      clk_i       : in  std_ulogic; -- global clock line
1678
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1679
      rden_i      : in  std_ulogic; -- read enable
1680
      wren_i      : in  std_ulogic; -- write enable
1681
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1682
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1683
      ack_o       : out std_ulogic; -- transfer acknowledge
1684
      -- clock generator --
1685
      clkgen_en_o : out std_ulogic; -- enable clock generator
1686
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1687
      -- pwm output channels --
1688 60 zero_gravi
      pwm_o       : out std_ulogic_vector(NUM_CHANNELS-1 downto 0)
1689 2 zero_gravi
    );
1690
  end component;
1691
 
1692
  -- Component: True Random Number Generator (TRNG) -----------------------------------------
1693
  -- -------------------------------------------------------------------------------------------
1694
  component neorv32_trng
1695
    port (
1696
      -- host access --
1697
      clk_i  : in  std_ulogic; -- global clock line
1698
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1699
      rden_i : in  std_ulogic; -- read enable
1700
      wren_i : in  std_ulogic; -- write enable
1701
      data_i : in  std_ulogic_vector(31 downto 0); -- data in
1702
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1703
      ack_o  : out std_ulogic  -- transfer acknowledge
1704
    );
1705
  end component;
1706
 
1707
  -- Component: Wishbone Bus Gateway (WISHBONE) ---------------------------------------------
1708
  -- -------------------------------------------------------------------------------------------
1709
  component neorv32_wishbone
1710
    generic (
1711 35 zero_gravi
      WB_PIPELINED_MODE : boolean := false; -- false: classic/standard wishbone mode, true: pipelined wishbone mode
1712 23 zero_gravi
      -- Internal instruction memory --
1713 44 zero_gravi
      MEM_INT_IMEM_EN   : boolean := true;   -- implement processor-internal instruction memory
1714 35 zero_gravi
      MEM_INT_IMEM_SIZE : natural := 8*1024; -- size of processor-internal instruction memory in bytes
1715 23 zero_gravi
      -- Internal data memory --
1716 44 zero_gravi
      MEM_INT_DMEM_EN   : boolean := true;   -- implement processor-internal data memory
1717 57 zero_gravi
      MEM_INT_DMEM_SIZE : natural := 4*1024; -- size of processor-internal data memory in bytes
1718
      -- Bus Timeout --
1719
      BUS_TIMEOUT       : natural := 63      -- cycles after an UNACKNOWLEDGED bus access triggers a bus fault exception
1720 2 zero_gravi
    );
1721
    port (
1722
      -- global control --
1723 57 zero_gravi
      clk_i     : in  std_ulogic; -- global clock line
1724
      rstn_i    : in  std_ulogic; -- global reset line, low-active
1725 2 zero_gravi
      -- host access --
1726 57 zero_gravi
      src_i     : in  std_ulogic; -- access type (0: data, 1:instruction)
1727
      addr_i    : in  std_ulogic_vector(31 downto 0); -- address
1728
      rden_i    : in  std_ulogic; -- read enable
1729
      wren_i    : in  std_ulogic; -- write enable
1730
      ben_i     : in  std_ulogic_vector(03 downto 0); -- byte write enable
1731
      data_i    : in  std_ulogic_vector(31 downto 0); -- data in
1732
      data_o    : out std_ulogic_vector(31 downto 0); -- data out
1733
      lock_i    : in  std_ulogic; -- exclusive access request
1734
      ack_o     : out std_ulogic; -- transfer acknowledge
1735
      err_o     : out std_ulogic; -- transfer error
1736
      priv_i    : in  std_ulogic_vector(01 downto 0); -- current CPU privilege level
1737 2 zero_gravi
      -- wishbone interface --
1738 57 zero_gravi
      wb_tag_o  : out std_ulogic_vector(02 downto 0); -- request tag
1739
      wb_adr_o  : out std_ulogic_vector(31 downto 0); -- address
1740
      wb_dat_i  : in  std_ulogic_vector(31 downto 0); -- read data
1741
      wb_dat_o  : out std_ulogic_vector(31 downto 0); -- write data
1742
      wb_we_o   : out std_ulogic; -- read/write
1743
      wb_sel_o  : out std_ulogic_vector(03 downto 0); -- byte enable
1744
      wb_stb_o  : out std_ulogic; -- strobe
1745
      wb_cyc_o  : out std_ulogic; -- valid cycle
1746
      wb_lock_o : out std_ulogic; -- exclusive access request
1747
      wb_ack_i  : in  std_ulogic; -- transfer acknowledge
1748
      wb_err_i  : in  std_ulogic  -- transfer error
1749 2 zero_gravi
    );
1750
  end component;
1751
 
1752 47 zero_gravi
  -- Component: Custom Functions Subsystem (CFS) --------------------------------------------
1753 23 zero_gravi
  -- -------------------------------------------------------------------------------------------
1754 47 zero_gravi
  component neorv32_cfs
1755
    generic (
1756 52 zero_gravi
      CFS_CONFIG   : std_ulogic_vector(31 downto 0); -- custom CFS configuration generic
1757
      CFS_IN_SIZE  : positive := 32;  -- size of CFS input conduit in bits
1758
      CFS_OUT_SIZE : positive := 32   -- size of CFS output conduit in bits
1759 23 zero_gravi
    );
1760 34 zero_gravi
    port (
1761
      -- host access --
1762
      clk_i       : in  std_ulogic; -- global clock line
1763
      rstn_i      : in  std_ulogic; -- global reset line, low-active, use as async
1764
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1765
      rden_i      : in  std_ulogic; -- read enable
1766 47 zero_gravi
      wren_i      : in  std_ulogic; -- word write enable
1767 34 zero_gravi
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1768
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1769
      ack_o       : out std_ulogic; -- transfer acknowledge
1770
      -- clock generator --
1771
      clkgen_en_o : out std_ulogic; -- enable clock generator
1772 47 zero_gravi
      clkgen_i    : in  std_ulogic_vector(07 downto 0); -- "clock" inputs
1773
      -- CPU state --
1774
      sleep_i     : in  std_ulogic; -- set if cpu is in sleep mode
1775
      -- interrupt --
1776
      irq_o       : out std_ulogic; -- interrupt request
1777
      irq_ack_i   : in  std_ulogic; -- interrupt acknowledge
1778
      -- custom io (conduit) --
1779 52 zero_gravi
      cfs_in_i    : in  std_ulogic_vector(CFS_IN_SIZE-1 downto 0);  -- custom inputs
1780
      cfs_out_o   : out std_ulogic_vector(CFS_OUT_SIZE-1 downto 0)  -- custom outputs
1781 34 zero_gravi
    );
1782
  end component;
1783
 
1784 49 zero_gravi
  -- Component: Numerically-Controlled Oscillator (NCO) -------------------------------------
1785
  -- -------------------------------------------------------------------------------------------
1786
  component neorv32_nco
1787
    port (
1788
      -- host access --
1789
      clk_i       : in  std_ulogic; -- global clock line
1790
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1791
      rden_i      : in  std_ulogic; -- read enable
1792
      wren_i      : in  std_ulogic; -- write enable
1793
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1794
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1795
      ack_o       : out std_ulogic; -- transfer acknowledge
1796
      -- clock generator --
1797
      clkgen_en_o : out std_ulogic; -- enable clock generator
1798
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1799
      -- NCO output --
1800
      nco_o       : out std_ulogic_vector(02 downto 0)
1801
    );
1802
  end component;
1803
 
1804 52 zero_gravi
  -- Component: Smart LED (WS2811/WS2812) Interface (NEOLED) --------------------------------
1805
  -- -------------------------------------------------------------------------------------------
1806
  component neorv32_neoled
1807
    port (
1808
      -- host access --
1809
      clk_i       : in  std_ulogic; -- global clock line
1810
      addr_i      : in  std_ulogic_vector(31 downto 0); -- address
1811
      rden_i      : in  std_ulogic; -- read enable
1812
      wren_i      : in  std_ulogic; -- write enable
1813
      data_i      : in  std_ulogic_vector(31 downto 0); -- data in
1814
      data_o      : out std_ulogic_vector(31 downto 0); -- data out
1815
      ack_o       : out std_ulogic; -- transfer acknowledge
1816
      -- clock generator --
1817
      clkgen_en_o : out std_ulogic; -- enable clock generator
1818
      clkgen_i    : in  std_ulogic_vector(07 downto 0);
1819
      -- interrupt --
1820
      irq_o       : out std_ulogic; -- interrupt request
1821
      -- NEOLED output --
1822
      neoled_o    : out std_ulogic -- serial async data line
1823
    );
1824
  end component;
1825
 
1826 23 zero_gravi
  -- Component: System Configuration Information Memory (SYSINFO) ---------------------------
1827
  -- -------------------------------------------------------------------------------------------
1828 12 zero_gravi
  component neorv32_sysinfo
1829
    generic (
1830
      -- General --
1831 41 zero_gravi
      CLOCK_FREQUENCY      : natural := 0;      -- clock frequency of clk_i in Hz
1832 44 zero_gravi
      BOOTLOADER_EN        : boolean := true;   -- implement processor-internal bootloader?
1833 41 zero_gravi
      USER_CODE            : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
1834 23 zero_gravi
      -- Internal Instruction memory --
1835 44 zero_gravi
      MEM_INT_IMEM_EN      : boolean := true;   -- implement processor-internal instruction memory
1836 41 zero_gravi
      MEM_INT_IMEM_SIZE    : natural := 8*1024; -- size of processor-internal instruction memory in bytes
1837
      MEM_INT_IMEM_ROM     : boolean := false;  -- implement processor-internal instruction memory as ROM
1838 23 zero_gravi
      -- Internal Data memory --
1839 44 zero_gravi
      MEM_INT_DMEM_EN      : boolean := true;   -- implement processor-internal data memory
1840 41 zero_gravi
      MEM_INT_DMEM_SIZE    : natural := 4*1024; -- size of processor-internal data memory in bytes
1841
      -- Internal Cache memory --
1842 44 zero_gravi
      ICACHE_EN            : boolean := true;   -- implement instruction cache
1843 41 zero_gravi
      ICACHE_NUM_BLOCKS    : natural := 4;      -- i-cache: number of blocks (min 2), has to be a power of 2
1844
      ICACHE_BLOCK_SIZE    : natural := 64;     -- i-cache: block size in bytes (min 4), has to be a power of 2
1845
      ICACHE_ASSOCIATIVITY : natural := 1;      -- i-cache: associativity (min 1), has to be a power 2
1846 23 zero_gravi
      -- External memory interface --
1847 44 zero_gravi
      MEM_EXT_EN           : boolean := false;  -- implement external memory bus interface?
1848 59 zero_gravi
      -- On-Chip Debugger --
1849
      ON_CHIP_DEBUGGER_EN  : boolean := false;  -- implement OCD?
1850 12 zero_gravi
      -- Processor peripherals --
1851 44 zero_gravi
      IO_GPIO_EN           : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
1852
      IO_MTIME_EN          : boolean := true;   -- implement machine system timer (MTIME)?
1853 50 zero_gravi
      IO_UART0_EN          : boolean := true;   -- implement primary universal asynchronous receiver/transmitter (UART0)?
1854
      IO_UART1_EN          : boolean := true;   -- implement secondary universal asynchronous receiver/transmitter (UART1)?
1855 44 zero_gravi
      IO_SPI_EN            : boolean := true;   -- implement serial peripheral interface (SPI)?
1856
      IO_TWI_EN            : boolean := true;   -- implement two-wire interface (TWI)?
1857 60 zero_gravi
      IO_PWM_NUM_CH        : natural := 4;      -- number of PWM channels to implement
1858 44 zero_gravi
      IO_WDT_EN            : boolean := true;   -- implement watch dog timer (WDT)?
1859
      IO_TRNG_EN           : boolean := true;   -- implement true random number generator (TRNG)?
1860 49 zero_gravi
      IO_CFS_EN            : boolean := true;   -- implement custom functions subsystem (CFS)?
1861 52 zero_gravi
      IO_NCO_EN            : boolean := true;   -- implement numerically-controlled oscillator (NCO)?
1862
      IO_NEOLED_EN         : boolean := true    -- implement NeoPixel-compatible smart LED interface (NEOLED)?
1863 12 zero_gravi
    );
1864
    port (
1865
      -- host access --
1866
      clk_i  : in  std_ulogic; -- global clock line
1867
      addr_i : in  std_ulogic_vector(31 downto 0); -- address
1868
      rden_i : in  std_ulogic; -- read enable
1869
      data_o : out std_ulogic_vector(31 downto 0); -- data out
1870
      ack_o  : out std_ulogic  -- transfer acknowledge
1871
    );
1872
  end component;
1873
 
1874 59 zero_gravi
  -- Component: On-Chip Debugger - Debug Module (DM) ----------------------------------------
1875
  -- -------------------------------------------------------------------------------------------
1876
  component neorv32_debug_dm
1877
    port (
1878
      -- global control --
1879
      clk_i            : in  std_ulogic; -- global clock line
1880
      rstn_i           : in  std_ulogic; -- global reset line, low-active
1881
      -- debug module interface (DMI) --
1882
      dmi_rstn_i       : in  std_ulogic;
1883
      dmi_req_valid_i  : in  std_ulogic;
1884
      dmi_req_ready_o  : out std_ulogic; -- DMI is allowed to make new requests when set
1885
      dmi_req_addr_i   : in  std_ulogic_vector(06 downto 0);
1886
      dmi_req_op_i     : in  std_ulogic; -- 0=read, 1=write
1887
      dmi_req_data_i   : in  std_ulogic_vector(31 downto 0);
1888
      dmi_resp_valid_o : out std_ulogic; -- response valid when set
1889
      dmi_resp_ready_i : in  std_ulogic; -- ready to receive respond
1890
      dmi_resp_data_o  : out std_ulogic_vector(31 downto 0);
1891
      dmi_resp_err_o   : out std_ulogic; -- 0=ok, 1=error
1892
      -- CPU bus access --
1893
      cpu_addr_i       : in  std_ulogic_vector(31 downto 0); -- address
1894
      cpu_rden_i       : in  std_ulogic; -- read enable
1895
      cpu_wren_i       : in  std_ulogic; -- write enable
1896
      cpu_data_i       : in  std_ulogic_vector(31 downto 0); -- data in
1897
      cpu_data_o       : out std_ulogic_vector(31 downto 0); -- data out
1898
      cpu_ack_o        : out std_ulogic; -- transfer acknowledge
1899
      -- CPU control --
1900
      cpu_ndmrstn_o    : out std_ulogic; -- soc reset
1901
      cpu_halt_req_o   : out std_ulogic  -- request hart to halt (enter debug mode)
1902
    );
1903
  end component;
1904
 
1905
  -- Component: On-Chip Debugger - Debug Transport Module (DTM) -----------------------------
1906
  -- -------------------------------------------------------------------------------------------
1907
  component neorv32_debug_dtm
1908
    generic (
1909
      IDCODE_VERSION : std_ulogic_vector(03 downto 0) := x"0"; -- version
1910
      IDCODE_PARTID  : std_ulogic_vector(15 downto 0) := x"cafe"; -- part number
1911
      IDCODE_MANID   : std_ulogic_vector(10 downto 0) := "00000000000" -- manufacturer id
1912
    );
1913
    port (
1914
      -- global control --
1915
      clk_i            : in  std_ulogic; -- global clock line
1916
      rstn_i           : in  std_ulogic; -- global reset line, low-active
1917
      -- jtag connection --
1918
      jtag_trst_i      : in  std_ulogic;
1919
      jtag_tck_i       : in  std_ulogic;
1920
      jtag_tdi_i       : in  std_ulogic;
1921
      jtag_tdo_o       : out std_ulogic;
1922
      jtag_tms_i       : in  std_ulogic;
1923
      -- debug module interface (DMI) --
1924
      dmi_rstn_o       : out std_ulogic;
1925
      dmi_req_valid_o  : out std_ulogic;
1926
      dmi_req_ready_i  : in  std_ulogic; -- DMI is allowed to make new requests when set
1927
      dmi_req_addr_o   : out std_ulogic_vector(06 downto 0);
1928
      dmi_req_op_o     : out std_ulogic; -- 0=read, 1=write
1929
      dmi_req_data_o   : out std_ulogic_vector(31 downto 0);
1930
      dmi_resp_valid_i : in  std_ulogic; -- response valid when set
1931
      dmi_resp_ready_o : out std_ulogic; -- ready to receive respond
1932
      dmi_resp_data_i  : in  std_ulogic_vector(31 downto 0);
1933
      dmi_resp_err_i   : in  std_ulogic -- 0=ok, 1=error
1934
    );
1935
  end component;
1936
 
1937 2 zero_gravi
end neorv32_package;
1938
 
1939
package body neorv32_package is
1940
 
1941 41 zero_gravi
  -- Function: Minimal required number of bits to represent input number --------------------
1942 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
1943
  function index_size_f(input : natural) return natural is
1944
  begin
1945
    for i in 0 to natural'high loop
1946
      if (2**i >= input) then
1947
        return i;
1948
      end if;
1949
    end loop; -- i
1950
    return 0;
1951
  end function index_size_f;
1952
 
1953
  -- Function: Conditional select natural ---------------------------------------------------
1954
  -- -------------------------------------------------------------------------------------------
1955
  function cond_sel_natural_f(cond : boolean; val_t : natural; val_f : natural) return natural is
1956
  begin
1957
    if (cond = true) then
1958
      return val_t;
1959
    else
1960
      return val_f;
1961
    end if;
1962
  end function cond_sel_natural_f;
1963
 
1964 56 zero_gravi
  -- Function: Conditional select integer ---------------------------------------------------
1965
  -- -------------------------------------------------------------------------------------------
1966
  function cond_sel_int_f(cond : boolean; val_t : integer; val_f : integer) return integer is
1967
  begin
1968
    if (cond = true) then
1969
      return val_t;
1970
    else
1971
      return val_f;
1972
    end if;
1973
  end function cond_sel_int_f;
1974
 
1975 2 zero_gravi
  -- Function: Conditional select std_ulogic_vector -----------------------------------------
1976
  -- -------------------------------------------------------------------------------------------
1977
  function cond_sel_stdulogicvector_f(cond : boolean; val_t : std_ulogic_vector; val_f : std_ulogic_vector) return std_ulogic_vector is
1978
  begin
1979
    if (cond = true) then
1980
      return val_t;
1981
    else
1982
      return val_f;
1983
    end if;
1984
  end function cond_sel_stdulogicvector_f;
1985
 
1986 56 zero_gravi
  -- Function: Conditional select std_ulogic ------------------------------------------------
1987
  -- -------------------------------------------------------------------------------------------
1988
  function cond_sel_stdulogic_f(cond : boolean; val_t : std_ulogic; val_f : std_ulogic) return std_ulogic is
1989
  begin
1990
    if (cond = true) then
1991
      return val_t;
1992
    else
1993
      return val_f;
1994
    end if;
1995
  end function cond_sel_stdulogic_f;
1996
 
1997 50 zero_gravi
  -- Function: Conditional select string ----------------------------------------------------
1998 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
1999 50 zero_gravi
  function cond_sel_string_f(cond : boolean; val_t : string; val_f : string) return string is
2000
  begin
2001
    if (cond = true) then
2002
      return val_t;
2003
    else
2004
      return val_f;
2005
    end if;
2006
  end function cond_sel_string_f;
2007
 
2008
  -- Function: Convert bool to std_ulogic ---------------------------------------------------
2009
  -- -------------------------------------------------------------------------------------------
2010 2 zero_gravi
  function bool_to_ulogic_f(cond : boolean) return std_ulogic is
2011
  begin
2012
    if (cond = true) then
2013
      return '1';
2014
    else
2015
      return '0';
2016
    end if;
2017
  end function bool_to_ulogic_f;
2018
 
2019 60 zero_gravi
  -- Function: OR-reduce all bits -----------------------------------------------------------
2020 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
2021 60 zero_gravi
  function or_reduce_f(a : std_ulogic_vector) return std_ulogic is
2022 2 zero_gravi
    variable tmp_v : std_ulogic;
2023
  begin
2024 56 zero_gravi
    tmp_v := '0';
2025 15 zero_gravi
    if (a'low < a'high) then -- not null range?
2026 56 zero_gravi
      for i in a'low to a'high loop
2027 15 zero_gravi
        tmp_v := tmp_v or a(i);
2028
      end loop; -- i
2029
    end if;
2030 2 zero_gravi
    return tmp_v;
2031 60 zero_gravi
  end function or_reduce_f;
2032 2 zero_gravi
 
2033 60 zero_gravi
  -- Function: AND-reduce all bits ----------------------------------------------------------
2034 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
2035 60 zero_gravi
  function and_reduce_f(a : std_ulogic_vector) return std_ulogic is
2036 2 zero_gravi
    variable tmp_v : std_ulogic;
2037
  begin
2038 56 zero_gravi
    tmp_v := '1';
2039 15 zero_gravi
    if (a'low < a'high) then -- not null range?
2040 56 zero_gravi
      for i in a'low to a'high loop
2041 15 zero_gravi
        tmp_v := tmp_v and a(i);
2042
      end loop; -- i
2043
    end if;
2044 2 zero_gravi
    return tmp_v;
2045 60 zero_gravi
  end function and_reduce_f;
2046 2 zero_gravi
 
2047 60 zero_gravi
  -- Function: XOR-reduce all bits ----------------------------------------------------------
2048 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
2049 60 zero_gravi
  function xor_reduce_f(a : std_ulogic_vector) return std_ulogic is
2050 2 zero_gravi
    variable tmp_v : std_ulogic;
2051
  begin
2052 56 zero_gravi
    tmp_v := '0';
2053 15 zero_gravi
    if (a'low < a'high) then -- not null range?
2054 56 zero_gravi
      for i in a'low to a'high loop
2055 15 zero_gravi
        tmp_v := tmp_v xor a(i);
2056
      end loop; -- i
2057
    end if;
2058 2 zero_gravi
    return tmp_v;
2059 60 zero_gravi
  end function xor_reduce_f;
2060 2 zero_gravi
 
2061 40 zero_gravi
  -- Function: Convert std_ulogic_vector to hex char ----------------------------------------
2062 6 zero_gravi
  -- -------------------------------------------------------------------------------------------
2063
  function to_hexchar_f(input : std_ulogic_vector(3 downto 0)) return character is
2064
    variable output_v : character;
2065
  begin
2066
    case input is
2067 7 zero_gravi
      when x"0"   => output_v := '0';
2068
      when x"1"   => output_v := '1';
2069
      when x"2"   => output_v := '2';
2070
      when x"3"   => output_v := '3';
2071
      when x"4"   => output_v := '4';
2072
      when x"5"   => output_v := '5';
2073
      when x"6"   => output_v := '6';
2074
      when x"7"   => output_v := '7';
2075
      when x"8"   => output_v := '8';
2076
      when x"9"   => output_v := '9';
2077
      when x"a"   => output_v := 'a';
2078
      when x"b"   => output_v := 'b';
2079
      when x"c"   => output_v := 'c';
2080
      when x"d"   => output_v := 'd';
2081
      when x"e"   => output_v := 'e';
2082
      when x"f"   => output_v := 'f';
2083 6 zero_gravi
      when others => output_v := '?';
2084
    end case;
2085
    return output_v;
2086
  end function to_hexchar_f;
2087
 
2088 40 zero_gravi
  -- Function: Convert hex char to std_ulogic_vector ----------------------------------------
2089
  -- -------------------------------------------------------------------------------------------
2090
  function hexchar_to_stdulogicvector_f(input : character) return std_ulogic_vector is
2091
    variable hex_value_v : std_ulogic_vector(3 downto 0);
2092
  begin
2093
    case input is
2094
      when '0'       => hex_value_v := x"0";
2095
      when '1'       => hex_value_v := x"1";
2096
      when '2'       => hex_value_v := x"2";
2097
      when '3'       => hex_value_v := x"3";
2098
      when '4'       => hex_value_v := x"4";
2099
      when '5'       => hex_value_v := x"5";
2100
      when '6'       => hex_value_v := x"6";
2101
      when '7'       => hex_value_v := x"7";
2102
      when '8'       => hex_value_v := x"8";
2103
      when '9'       => hex_value_v := x"9";
2104
      when 'a' | 'A' => hex_value_v := x"a";
2105
      when 'b' | 'B' => hex_value_v := x"b";
2106
      when 'c' | 'C' => hex_value_v := x"c";
2107
      when 'd' | 'D' => hex_value_v := x"d";
2108
      when 'e' | 'E' => hex_value_v := x"e";
2109
      when 'f' | 'F' => hex_value_v := x"f";
2110
      when others    => hex_value_v := (others => 'X');
2111
    end case;
2112
    return hex_value_v;
2113
  end function hexchar_to_stdulogicvector_f;
2114
 
2115 32 zero_gravi
  -- Function: Bit reversal -----------------------------------------------------------------
2116
  -- -------------------------------------------------------------------------------------------
2117
  function bit_rev_f(input : std_ulogic_vector) return std_ulogic_vector is
2118
    variable output_v : std_ulogic_vector(input'range);
2119
  begin
2120
    for i in 0 to input'length-1 loop
2121
      output_v(input'length-i-1) := input(i);
2122
    end loop; -- i
2123
    return output_v;
2124
  end function bit_rev_f;
2125
 
2126 36 zero_gravi
  -- Function: Test if input number is a power of two ---------------------------------------
2127
  -- -------------------------------------------------------------------------------------------
2128
  function is_power_of_two_f(input : natural) return boolean is
2129
  begin
2130 38 zero_gravi
    if (input = 1) then -- 2^0
2131 36 zero_gravi
      return true;
2132 38 zero_gravi
    elsif ((input / 2) /= 0) and ((input mod 2) = 0) then
2133
      return true;
2134 36 zero_gravi
    else
2135
      return false;
2136
    end if;
2137
  end function is_power_of_two_f;
2138
 
2139 40 zero_gravi
  -- Function: Swap all bytes of a 32-bit word (endianness conversion) ----------------------
2140
  -- -------------------------------------------------------------------------------------------
2141
  function bswap32_f(input : std_ulogic_vector) return std_ulogic_vector is
2142
    variable output_v : std_ulogic_vector(input'range);
2143
  begin
2144
    output_v(07 downto 00) := input(31 downto 24);
2145
    output_v(15 downto 08) := input(23 downto 16);
2146
    output_v(23 downto 16) := input(15 downto 08);
2147
    output_v(31 downto 24) := input(07 downto 00);
2148
    return output_v;
2149
  end function bswap32_f;
2150
 
2151 2 zero_gravi
end neorv32_package;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.