OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_top.vhd] - Blame information for rev 32

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - Processor Top Entity >>                                                          #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # This is the top entity of the NEORV32 PROCESSOR. Instantiate this unit in your own project    #
5 2 zero_gravi
-- # and define all the configuration generics according to your needs. Alternatively, you can use #
6 18 zero_gravi
-- # one of the alternative top entities provided in the "rtl/top_templates" folder.               #
7
-- #                                                                                               #
8 23 zero_gravi
-- # Check the processor's data sheet for more information: docs/NEORV32.pdf                       #
9 2 zero_gravi
-- # ********************************************************************************************* #
10
-- # BSD 3-Clause License                                                                          #
11
-- #                                                                                               #
12
-- # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
13
-- #                                                                                               #
14
-- # Redistribution and use in source and binary forms, with or without modification, are          #
15
-- # permitted provided that the following conditions are met:                                     #
16
-- #                                                                                               #
17
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
18
-- #    conditions and the following disclaimer.                                                   #
19
-- #                                                                                               #
20
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
21
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
22
-- #    provided with the distribution.                                                            #
23
-- #                                                                                               #
24
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
25
-- #    endorse or promote products derived from this software without specific prior written      #
26
-- #    permission.                                                                                #
27
-- #                                                                                               #
28
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
29
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
30
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
31
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
32
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
33
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
34
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
35
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
36
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
37
-- # ********************************************************************************************* #
38
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
39
-- #################################################################################################
40
 
41
library ieee;
42
use ieee.std_logic_1164.all;
43
use ieee.numeric_std.all;
44
 
45
library neorv32;
46
use neorv32.neorv32_package.all;
47
 
48
entity neorv32_top is
49
  generic (
50
    -- General --
51 12 zero_gravi
    CLOCK_FREQUENCY              : natural := 0;      -- clock frequency of clk_i in Hz
52 8 zero_gravi
    BOOTLOADER_USE               : boolean := true;   -- implement processor-internal bootloader?
53 12 zero_gravi
    USER_CODE                    : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
54 2 zero_gravi
    -- RISC-V CPU Extensions --
55 11 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false;  -- implement compressed extension?
56 8 zero_gravi
    CPU_EXTENSION_RISCV_E        : boolean := false;  -- implement embedded RF extension?
57 11 zero_gravi
    CPU_EXTENSION_RISCV_M        : boolean := false;  -- implement muld/div extension?
58 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false;  -- implement user mode extension?
59 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;   -- implement CSR system?
60
    CPU_EXTENSION_RISCV_Zifencei : boolean := true;   -- implement instruction stream sync.?
61 19 zero_gravi
    -- Extension Options --
62 23 zero_gravi
    FAST_MUL_EN                  : boolean := false;  -- use DSPs for M extension's multiplier
63 15 zero_gravi
    -- Physical Memory Protection (PMP) --
64 23 zero_gravi
    PMP_USE                      : boolean := false;  -- implement PMP?
65
    PMP_NUM_REGIONS              : natural := 4;      -- number of regions (max 8)
66
    PMP_GRANULARITY              : natural := 14;     -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
67
    -- Internal Instruction memory --
68 8 zero_gravi
    MEM_INT_IMEM_USE             : boolean := true;   -- implement processor-internal instruction memory
69
    MEM_INT_IMEM_SIZE            : natural := 16*1024; -- size of processor-internal instruction memory in bytes
70
    MEM_INT_IMEM_ROM             : boolean := false;  -- implement processor-internal instruction memory as ROM
71 23 zero_gravi
    -- Internal Data memory --
72 8 zero_gravi
    MEM_INT_DMEM_USE             : boolean := true;   -- implement processor-internal data memory
73
    MEM_INT_DMEM_SIZE            : natural := 8*1024; -- size of processor-internal data memory in bytes
74 23 zero_gravi
    -- External memory interface --
75 8 zero_gravi
    MEM_EXT_USE                  : boolean := false;  -- implement external memory bus interface?
76
    MEM_EXT_REG_STAGES           : natural := 2;      -- number of interface register stages (0,1,2)
77 2 zero_gravi
    -- Processor peripherals --
78 8 zero_gravi
    IO_GPIO_USE                  : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
79
    IO_MTIME_USE                 : boolean := true;   -- implement machine system timer (MTIME)?
80
    IO_UART_USE                  : boolean := true;   -- implement universal asynchronous receiver/transmitter (UART)?
81
    IO_SPI_USE                   : boolean := true;   -- implement serial peripheral interface (SPI)?
82
    IO_TWI_USE                   : boolean := true;   -- implement two-wire interface (TWI)?
83
    IO_PWM_USE                   : boolean := true;   -- implement pulse-width modulation unit (PWM)?
84
    IO_WDT_USE                   : boolean := true;   -- implement watch dog timer (WDT)?
85
    IO_TRNG_USE                  : boolean := false;  -- implement true random number generator (TRNG)?
86 23 zero_gravi
    IO_CFU_USE                   : boolean := false   -- implement custom functions unit (CFU)?
87 2 zero_gravi
  );
88
  port (
89
    -- Global control --
90
    clk_i      : in  std_ulogic := '0'; -- global clock, rising edge
91
    rstn_i     : in  std_ulogic := '0'; -- global reset, low-active, async
92
    -- Wishbone bus interface (available if MEM_EXT_USE = true) --
93
    wb_adr_o   : out std_ulogic_vector(31 downto 0); -- address
94
    wb_dat_i   : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- read data
95
    wb_dat_o   : out std_ulogic_vector(31 downto 0); -- write data
96
    wb_we_o    : out std_ulogic; -- read/write
97
    wb_sel_o   : out std_ulogic_vector(03 downto 0); -- byte enable
98
    wb_stb_o   : out std_ulogic; -- strobe
99
    wb_cyc_o   : out std_ulogic; -- valid cycle
100
    wb_ack_i   : in  std_ulogic := '0'; -- transfer acknowledge
101
    wb_err_i   : in  std_ulogic := '0'; -- transfer error
102 12 zero_gravi
    -- Advanced memory control signals (available if MEM_EXT_USE = true) --
103
    fence_o    : out std_ulogic; -- indicates an executed FENCE operation
104
    fencei_o   : out std_ulogic; -- indicates an executed FENCEI operation
105 2 zero_gravi
    -- GPIO (available if IO_GPIO_USE = true) --
106 22 zero_gravi
    gpio_o     : out std_ulogic_vector(31 downto 0); -- parallel output
107
    gpio_i     : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- parallel input
108 2 zero_gravi
    -- UART (available if IO_UART_USE = true) --
109
    uart_txd_o : out std_ulogic; -- UART send data
110
    uart_rxd_i : in  std_ulogic := '0'; -- UART receive data
111
    -- SPI (available if IO_SPI_USE = true) --
112 6 zero_gravi
    spi_sck_o  : out std_ulogic; -- SPI serial clock
113
    spi_sdo_o  : out std_ulogic; -- controller data out, peripheral data in
114 14 zero_gravi
    spi_sdi_i  : in  std_ulogic := '0'; -- controller data in, peripheral data out
115 2 zero_gravi
    spi_csn_o  : out std_ulogic_vector(07 downto 0); -- SPI CS
116
    -- TWI (available if IO_TWI_USE = true) --
117
    twi_sda_io : inout std_logic := 'H'; -- twi serial data line
118
    twi_scl_io : inout std_logic := 'H'; -- twi serial clock line
119
    -- PWM (available if IO_PWM_USE = true) --
120 14 zero_gravi
    pwm_o      : out std_ulogic_vector(03 downto 0); -- pwm channels
121
    -- Interrupts --
122
    msw_irq_i  : in  std_ulogic := '0'; -- machine software interrupt
123
    mext_irq_i : in  std_ulogic := '0'  -- machine external interrupt
124 2 zero_gravi
  );
125
end neorv32_top;
126
 
127
architecture neorv32_top_rtl of neorv32_top is
128
 
129 12 zero_gravi
  -- CPU boot address --
130 23 zero_gravi
  constant cpu_boot_addr_c : std_ulogic_vector(31 downto 0) := cond_sel_stdulogicvector_f(BOOTLOADER_USE, boot_rom_base_c, ispace_base_c);
131 12 zero_gravi
 
132 29 zero_gravi
  -- alignment check for internal memories --
133
  constant imem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) := (others => '0');
134
  constant dmem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) := (others => '0');
135
 
136 2 zero_gravi
  -- reset generator --
137
  signal rstn_i_sync0 : std_ulogic;
138
  signal rstn_i_sync1 : std_ulogic;
139
  signal rstn_i_sync2 : std_ulogic;
140
  signal rstn_gen     : std_ulogic_vector(3 downto 0);
141
  signal ext_rstn     : std_ulogic;
142
  signal sys_rstn     : std_ulogic;
143
  signal wdt_rstn     : std_ulogic;
144
 
145
  -- clock generator --
146
  signal clk_div    : std_ulogic_vector(11 downto 0);
147
  signal clk_div_ff : std_ulogic_vector(11 downto 0);
148
  signal clk_gen    : std_ulogic_vector(07 downto 0);
149
  signal wdt_cg_en  : std_ulogic;
150
  signal uart_cg_en : std_ulogic;
151
  signal spi_cg_en  : std_ulogic;
152
  signal twi_cg_en  : std_ulogic;
153
  signal pwm_cg_en  : std_ulogic;
154 23 zero_gravi
  signal cfu_cg_en  : std_ulogic;
155 2 zero_gravi
 
156 12 zero_gravi
  -- bus interface --
157
  type bus_interface_t is record
158 11 zero_gravi
    addr   : std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
159
    rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
160
    wdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
161
    ben    : std_ulogic_vector(03 downto 0); -- byte enable
162
    we     : std_ulogic; -- write enable
163
    re     : std_ulogic; -- read enable
164
    cancel : std_ulogic; -- cancel current transfer
165
    ack    : std_ulogic; -- bus transfer acknowledge
166
    err    : std_ulogic; -- bus transfer error
167 12 zero_gravi
    fence  : std_ulogic; -- fence(i) instruction executed
168 11 zero_gravi
  end record;
169 12 zero_gravi
  signal cpu_i, cpu_d, p_bus : bus_interface_t;
170 2 zero_gravi
 
171
  -- io space access --
172
  signal io_acc  : std_ulogic;
173
  signal io_rden : std_ulogic;
174
  signal io_wren : std_ulogic;
175
 
176
  -- read-back busses -
177
  signal imem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
178
  signal imem_ack       : std_ulogic;
179
  signal dmem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
180
  signal dmem_ack       : std_ulogic;
181
  signal bootrom_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
182
  signal bootrom_ack    : std_ulogic;
183
  signal wishbone_rdata : std_ulogic_vector(data_width_c-1 downto 0);
184
  signal wishbone_ack   : std_ulogic;
185
  signal wishbone_err   : std_ulogic;
186
  signal gpio_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
187
  signal gpio_ack       : std_ulogic;
188
  signal mtime_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
189
  signal mtime_ack      : std_ulogic;
190
  signal uart_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
191
  signal uart_ack       : std_ulogic;
192
  signal spi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
193
  signal spi_ack        : std_ulogic;
194
  signal twi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
195
  signal twi_ack        : std_ulogic;
196
  signal pwm_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
197
  signal pwm_ack        : std_ulogic;
198
  signal wdt_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
199
  signal wdt_ack        : std_ulogic;
200
  signal trng_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
201
  signal trng_ack       : std_ulogic;
202 23 zero_gravi
  signal cfu_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
203
  signal cfu_ack        : std_ulogic;
204 12 zero_gravi
  signal sysinfo_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
205
  signal sysinfo_ack    : std_ulogic;
206 2 zero_gravi
 
207
  -- IRQs --
208
  signal mtime_irq : std_ulogic;
209 14 zero_gravi
  signal fast_irq  : std_ulogic_vector(3 downto 0);
210 2 zero_gravi
  signal gpio_irq  : std_ulogic;
211
  signal wdt_irq   : std_ulogic;
212
  signal uart_irq  : std_ulogic;
213
  signal spi_irq   : std_ulogic;
214
  signal twi_irq   : std_ulogic;
215 23 zero_gravi
  signal cfu_irq   : std_ulogic;
216 2 zero_gravi
 
217 11 zero_gravi
  -- misc --
218
  signal mtime_time : std_ulogic_vector(63 downto 0); -- current system time from MTIME
219
 
220 2 zero_gravi
begin
221
 
222
  -- Sanity Checks --------------------------------------------------------------------------
223
  -- -------------------------------------------------------------------------------------------
224 23 zero_gravi
  -- internal bootloader ROM --
225
  assert not ((BOOTLOADER_USE = true) and (boot_rom_size_c > boot_rom_max_size_c)) report "NEORV32 PROCESSOR CONFIG ERROR! Boot ROM size out of range." severity error;
226
  assert not ((BOOTLOADER_USE = true) and (MEM_INT_IMEM_ROM = true)) report "NEORV32 PROCESSOR CONFIG WARNING! IMEM is configured as read-only. Bootloader will not be able to load new executables." severity warning;
227
  -- memory system - data/instruction fetch --
228
  assert not ((MEM_EXT_USE = false) and (MEM_INT_DMEM_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch data without external memory interface and internal data memory." severity error;
229
  assert not ((MEM_EXT_USE = false) and (MEM_INT_IMEM_USE = false) and (BOOTLOADER_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch instructions without external memory interface, internal data memory and bootloader." severity error;
230 29 zero_gravi
  -- memory system - alignment --
231
  assert not (ispace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address must be 4-byte-aligned." severity error;
232
  assert not (dspace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address must be 4-byte-aligned." severity error;
233
  assert not ((ispace_base_c(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) /= imem_align_check_c) and (MEM_INT_IMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address has to be aligned to IMEM size." severity error;
234
  assert not ((dspace_base_c(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) /= dmem_align_check_c) and (MEM_INT_DMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address has to be aligned to DMEM size." severity error;
235 23 zero_gravi
  -- clock --
236
  assert not (CLOCK_FREQUENCY = 0) report "NEORV32 PROCESSOR CONFIG ERROR! Core clock frequency (CLOCK_FREQUENCY) not specified." severity error;
237
  -- memory layout notifier --
238 29 zero_gravi
  assert not (ispace_base_c /= x"00000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for instruction address space. Make sure this is sync with the software framework." severity warning;
239
  assert not (dspace_base_c /= x"80000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for data address space. Make sure this is sync with the software framework." severity warning;
240 32 zero_gravi
  -- memory latency notifier --
241
  assert not (MEM_EXT_USE = true) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface with max latency = " & integer'image(bus_timeout_c) & " cycles." severity warning;
242 2 zero_gravi
 
243
 
244
  -- Reset Generator ------------------------------------------------------------------------
245
  -- -------------------------------------------------------------------------------------------
246
  reset_generator_sync: process(clk_i)
247
  begin
248
    -- make sure the external reset is free of metastability and has a minimal duration of 1 clock cycle
249
    if rising_edge(clk_i) then
250
      rstn_i_sync0 <= rstn_i;
251
      rstn_i_sync1 <= rstn_i_sync0;
252
      rstn_i_sync2 <= rstn_i_sync1;
253
    end if;
254
  end process reset_generator_sync;
255
 
256
  -- keep internal reset active for at least 4 clock cycles
257
  reset_generator: process(rstn_i_sync1, rstn_i_sync2, clk_i)
258
  begin
259 23 zero_gravi
    if ((rstn_i_sync1 and rstn_i_sync2) = '0') then -- signal stable?
260 2 zero_gravi
      rstn_gen <= (others => '0');
261
    elsif rising_edge(clk_i) then
262
      rstn_gen <= rstn_gen(rstn_gen'left-1 downto 0) & '1';
263
    end if;
264
  end process reset_generator;
265
 
266
  ext_rstn <= rstn_gen(rstn_gen'left); -- the beautified external reset signal
267 23 zero_gravi
  sys_rstn <= ext_rstn and wdt_rstn;   -- system reset - can also be triggered by watchdog
268 2 zero_gravi
 
269
 
270
  -- Clock Generator ------------------------------------------------------------------------
271
  -- -------------------------------------------------------------------------------------------
272
  clock_generator: process(sys_rstn, clk_i)
273
  begin
274
    if (sys_rstn = '0') then
275
      clk_div    <= (others => '0');
276
      clk_div_ff <= (others => '0');
277
    elsif rising_edge(clk_i) then
278 23 zero_gravi
      -- fresh clocks anyone? --
279
      if ((wdt_cg_en or uart_cg_en or spi_cg_en or twi_cg_en or pwm_cg_en or cfu_cg_en) = '1') then
280
        clk_div <= std_ulogic_vector(unsigned(clk_div) + 1);
281 2 zero_gravi
      end if;
282 23 zero_gravi
      clk_div_ff <= clk_div;
283 2 zero_gravi
    end if;
284
  end process clock_generator;
285
 
286 23 zero_gravi
  -- clock enables: rising edge detectors --
287
  clock_generator_edge: process(clk_i)
288
  begin
289
    if rising_edge(clk_i) then
290
      clk_gen(clk_div2_c)    <= clk_div(0)  and (not clk_div_ff(0));  -- CLK/2
291
      clk_gen(clk_div4_c)    <= clk_div(1)  and (not clk_div_ff(1));  -- CLK/4
292
      clk_gen(clk_div8_c)    <= clk_div(2)  and (not clk_div_ff(2));  -- CLK/8
293
      clk_gen(clk_div64_c)   <= clk_div(5)  and (not clk_div_ff(5));  -- CLK/64
294
      clk_gen(clk_div128_c)  <= clk_div(6)  and (not clk_div_ff(6));  -- CLK/128
295
      clk_gen(clk_div1024_c) <= clk_div(9)  and (not clk_div_ff(9));  -- CLK/1024
296
      clk_gen(clk_div2048_c) <= clk_div(10) and (not clk_div_ff(10)); -- CLK/2048
297
      clk_gen(clk_div4096_c) <= clk_div(11) and (not clk_div_ff(11)); -- CLK/4096
298
    end if;
299
  end process clock_generator_edge;
300 2 zero_gravi
 
301
 
302
  -- CPU ------------------------------------------------------------------------------------
303
  -- -------------------------------------------------------------------------------------------
304
  neorv32_cpu_inst: neorv32_cpu
305
  generic map (
306
    -- General --
307 19 zero_gravi
    HW_THREAD_ID                 => (others => '0'), -- hardware thread id
308 25 zero_gravi
    CPU_BOOT_ADDR                => cpu_boot_addr_c, -- cpu boot address
309 2 zero_gravi
    -- RISC-V CPU Extensions --
310 8 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
311
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
312
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
313 15 zero_gravi
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
314 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
315
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
316 19 zero_gravi
    -- Extension Options --
317 25 zero_gravi
    FAST_MUL_EN                  => FAST_MUL_EN,     -- use DSPs for M extension's multiplier
318 15 zero_gravi
    -- Physical Memory Protection (PMP) --
319
    PMP_USE                      => PMP_USE,         -- implement PMP?
320 16 zero_gravi
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS, -- number of regions (max 8)
321 30 zero_gravi
    PMP_GRANULARITY              => PMP_GRANULARITY  -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
322 2 zero_gravi
  )
323
  port map (
324
    -- global control --
325 12 zero_gravi
    clk_i          => clk_i,        -- global clock, rising edge
326
    rstn_i         => sys_rstn,     -- global reset, low-active, async
327
    -- instruction bus interface --
328
    i_bus_addr_o   => cpu_i.addr,   -- bus access address
329
    i_bus_rdata_i  => cpu_i.rdata,  -- bus read data
330
    i_bus_wdata_o  => cpu_i.wdata,  -- bus write data
331
    i_bus_ben_o    => cpu_i.ben,    -- byte enable
332
    i_bus_we_o     => cpu_i.we,     -- write enable
333
    i_bus_re_o     => cpu_i.re,     -- read enable
334
    i_bus_cancel_o => cpu_i.cancel, -- cancel current bus transaction
335
    i_bus_ack_i    => cpu_i.ack,    -- bus transfer acknowledge
336
    i_bus_err_i    => cpu_i.err,    -- bus transfer error
337
    i_bus_fence_o  => cpu_i.fence,  -- executed FENCEI operation
338
    -- data bus interface --
339
    d_bus_addr_o   => cpu_d.addr,   -- bus access address
340
    d_bus_rdata_i  => cpu_d.rdata,  -- bus read data
341
    d_bus_wdata_o  => cpu_d.wdata,  -- bus write data
342
    d_bus_ben_o    => cpu_d.ben,    -- byte enable
343
    d_bus_we_o     => cpu_d.we,     -- write enable
344
    d_bus_re_o     => cpu_d.re,     -- read enable
345
    d_bus_cancel_o => cpu_d.cancel, -- cancel current bus transaction
346
    d_bus_ack_i    => cpu_d.ack,    -- bus transfer acknowledge
347
    d_bus_err_i    => cpu_d.err,    -- bus transfer error
348
    d_bus_fence_o  => cpu_d.fence,  -- executed FENCE operation
349 11 zero_gravi
    -- system time input from MTIME --
350 12 zero_gravi
    time_i         => mtime_time,   -- current system time
351 14 zero_gravi
    -- interrupts (risc-v compliant) --
352
    msw_irq_i      => msw_irq_i,    -- machine software interrupt
353
    mext_irq_i     => mext_irq_i,   -- machine external interrupt request
354
    mtime_irq_i    => mtime_irq,    -- machine timer interrupt
355
    -- fast interrupts (custom) --
356
    firq_i         => fast_irq
357 2 zero_gravi
  );
358
 
359 14 zero_gravi
  -- advanced memory control --
360
  fence_o  <= cpu_d.fence; -- indicates an executed FENCE operation
361
  fencei_o <= cpu_i.fence; -- indicates an executed FENCEI operation
362 2 zero_gravi
 
363 14 zero_gravi
  -- fast interrupts --
364
  fast_irq(0) <= wdt_irq; -- highest priority
365 23 zero_gravi
  fast_irq(1) <= gpio_irq or cfu_irq; -- can be triggered by GPIO pin-change or CFU
366 14 zero_gravi
  fast_irq(2) <= uart_irq;
367
  fast_irq(3) <= spi_irq or twi_irq; -- lowest priority, can be triggered by SPI or TWI
368
 
369
 
370 12 zero_gravi
  -- CPU Crossbar Switch --------------------------------------------------------------------
371
  -- -------------------------------------------------------------------------------------------
372
  neorv32_busswitch_inst: neorv32_busswitch
373
  generic map (
374
    PORT_CA_READ_ONLY => false, -- set if controller port A is read-only
375
    PORT_CB_READ_ONLY => true   -- set if controller port B is read-only
376
  )
377
  port map (
378
    -- global control --
379
    clk_i           => clk_i,        -- global clock, rising edge
380
    rstn_i          => sys_rstn,     -- global reset, low-active, async
381
    -- controller interface a --
382
    ca_bus_addr_i   => cpu_d.addr,   -- bus access address
383
    ca_bus_rdata_o  => cpu_d.rdata,  -- bus read data
384
    ca_bus_wdata_i  => cpu_d.wdata,  -- bus write data
385
    ca_bus_ben_i    => cpu_d.ben,    -- byte enable
386
    ca_bus_we_i     => cpu_d.we,     -- write enable
387
    ca_bus_re_i     => cpu_d.re,     -- read enable
388
    ca_bus_cancel_i => cpu_d.cancel, -- cancel current bus transaction
389
    ca_bus_ack_o    => cpu_d.ack,    -- bus transfer acknowledge
390
    ca_bus_err_o    => cpu_d.err,    -- bus transfer error
391
    -- controller interface b --
392
    cb_bus_addr_i   => cpu_i.addr,   -- bus access address
393
    cb_bus_rdata_o  => cpu_i.rdata,  -- bus read data
394
    cb_bus_wdata_i  => cpu_i.wdata,  -- bus write data
395
    cb_bus_ben_i    => cpu_i.ben,    -- byte enable
396
    cb_bus_we_i     => cpu_i.we,     -- write enable
397
    cb_bus_re_i     => cpu_i.re,     -- read enable
398
    cb_bus_cancel_i => cpu_i.cancel, -- cancel current bus transaction
399
    cb_bus_ack_o    => cpu_i.ack,    -- bus transfer acknowledge
400
    cb_bus_err_o    => cpu_i.err,    -- bus transfer error
401
    -- peripheral bus --
402
    p_bus_addr_o    => p_bus.addr,   -- bus access address
403
    p_bus_rdata_i   => p_bus.rdata,  -- bus read data
404
    p_bus_wdata_o   => p_bus.wdata,  -- bus write data
405
    p_bus_ben_o     => p_bus.ben,    -- byte enable
406
    p_bus_we_o      => p_bus.we,     -- write enable
407
    p_bus_re_o      => p_bus.re,     -- read enable
408
    p_bus_cancel_o  => p_bus.cancel, -- cancel current bus transaction
409
    p_bus_ack_i     => p_bus.ack,    -- bus transfer acknowledge
410
    p_bus_err_i     => p_bus.err     -- bus transfer error
411
  );
412 2 zero_gravi
 
413 14 zero_gravi
  -- processor bus: CPU data input --
414 12 zero_gravi
  p_bus.rdata <= (imem_rdata or dmem_rdata or bootrom_rdata) or wishbone_rdata or (gpio_rdata or mtime_rdata or uart_rdata or
415 30 zero_gravi
                 spi_rdata or twi_rdata or pwm_rdata or wdt_rdata or trng_rdata or cfu_rdata or sysinfo_rdata);
416 2 zero_gravi
 
417 14 zero_gravi
  -- processor bus: CPU data ACK input --
418 12 zero_gravi
  p_bus.ack <= (imem_ack or dmem_ack or bootrom_ack) or wishbone_ack or (gpio_ack or mtime_ack or uart_ack or
419 30 zero_gravi
               spi_ack or twi_ack or pwm_ack or wdt_ack or trng_ack or cfu_ack or sysinfo_ack);
420 12 zero_gravi
 
421 14 zero_gravi
  -- processor bus: CPU data bus error input --
422 12 zero_gravi
  p_bus.err <= wishbone_err;
423
 
424
 
425 2 zero_gravi
  -- Processor-Internal Instruction Memory (IMEM) -------------------------------------------
426
  -- -------------------------------------------------------------------------------------------
427
  neorv32_int_imem_inst_true:
428
  if (MEM_INT_IMEM_USE = true) generate
429
    neorv32_int_imem_inst: neorv32_imem
430
    generic map (
431 23 zero_gravi
      IMEM_BASE      => imem_base_c,       -- memory base address
432 2 zero_gravi
      IMEM_SIZE      => MEM_INT_IMEM_SIZE, -- processor-internal instruction memory size in bytes
433
      IMEM_AS_ROM    => MEM_INT_IMEM_ROM,  -- implement IMEM as read-only memory?
434
      BOOTLOADER_USE => BOOTLOADER_USE     -- implement and use bootloader?
435
    )
436
    port map (
437 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
438
      rden_i => p_bus.re,    -- read enable
439
      wren_i => p_bus.we,    -- write enable
440
      ben_i  => p_bus.ben,   -- byte write enable
441
      upen_i => '1',         -- update enable
442
      addr_i => p_bus.addr,  -- address
443
      data_i => p_bus.wdata, -- data in
444
      data_o => imem_rdata,  -- data out
445
      ack_o  => imem_ack     -- transfer acknowledge
446 2 zero_gravi
    );
447
  end generate;
448
 
449
  neorv32_int_imem_inst_false:
450
  if (MEM_INT_IMEM_USE = false) generate
451
    imem_rdata <= (others => '0');
452
    imem_ack   <= '0';
453
  end generate;
454
 
455
 
456
  -- Processor-Internal Data Memory (DMEM) --------------------------------------------------
457
  -- -------------------------------------------------------------------------------------------
458
  neorv32_int_dmem_inst_true:
459
  if (MEM_INT_DMEM_USE = true) generate
460
    neorv32_int_dmem_inst: neorv32_dmem
461
    generic map (
462 23 zero_gravi
      DMEM_BASE => dmem_base_c,      -- memory base address
463 2 zero_gravi
      DMEM_SIZE => MEM_INT_DMEM_SIZE -- processor-internal data memory size in bytes
464
    )
465
    port map (
466 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
467
      rden_i => p_bus.re,    -- read enable
468
      wren_i => p_bus.we,    -- write enable
469
      ben_i  => p_bus.ben,   -- byte write enable
470
      addr_i => p_bus.addr,  -- address
471
      data_i => p_bus.wdata, -- data in
472
      data_o => dmem_rdata,  -- data out
473
      ack_o  => dmem_ack     -- transfer acknowledge
474 2 zero_gravi
    );
475
  end generate;
476
 
477
  neorv32_int_dmem_inst_false:
478
  if (MEM_INT_DMEM_USE = false) generate
479
    dmem_rdata <= (others => '0');
480
    dmem_ack   <= '0';
481
  end generate;
482
 
483
 
484
  -- Processor-Internal Bootloader ROM (BOOTROM) --------------------------------------------
485
  -- -------------------------------------------------------------------------------------------
486
  neorv32_boot_rom_inst_true:
487
  if (BOOTLOADER_USE = true) generate
488
    neorv32_boot_rom_inst: neorv32_boot_rom
489 23 zero_gravi
    generic map (
490
      BOOTROM_BASE => boot_rom_base_c, -- boot ROM base address
491
      BOOTROM_SIZE => boot_rom_size_c  -- processor-internal boot TOM memory size in bytes
492
    )
493 2 zero_gravi
    port map (
494
      clk_i  => clk_i,         -- global clock line
495 12 zero_gravi
      rden_i => p_bus.re,      -- read enable
496
      addr_i => p_bus.addr,    -- address
497 2 zero_gravi
      data_o => bootrom_rdata, -- data out
498
      ack_o  => bootrom_ack    -- transfer acknowledge
499
    );
500
  end generate;
501
 
502
  neorv32_boot_rom_inst_false:
503
  if (BOOTLOADER_USE = false) generate
504
    bootrom_rdata <= (others => '0');
505
    bootrom_ack   <= '0';
506
  end generate;
507
 
508
 
509
  -- External Wishbone Gateway (WISHBONE) ---------------------------------------------------
510
  -- -------------------------------------------------------------------------------------------
511
  neorv32_wishbone_inst_true:
512
  if (MEM_EXT_USE = true) generate
513
    neorv32_wishbone_inst: neorv32_wishbone
514
    generic map (
515
      INTERFACE_REG_STAGES => MEM_EXT_REG_STAGES, -- number of interface register stages (0,1,2)
516 31 zero_gravi
      WB_PIPELINED_MODE    => wb_pipe_mode_c,     -- false: classic/standard wishbone mode, true: pipelined wishbone mode
517 23 zero_gravi
      -- Internal instruction memory --
518 12 zero_gravi
      MEM_INT_IMEM_USE     => MEM_INT_IMEM_USE,   -- implement processor-internal instruction memory
519
      MEM_INT_IMEM_SIZE    => MEM_INT_IMEM_SIZE,  -- size of processor-internal instruction memory in bytes
520 23 zero_gravi
      -- Internal data memory --
521 12 zero_gravi
      MEM_INT_DMEM_USE     => MEM_INT_DMEM_USE,   -- implement processor-internal data memory
522
      MEM_INT_DMEM_SIZE    => MEM_INT_DMEM_SIZE   -- size of processor-internal data memory in bytes
523 2 zero_gravi
    )
524
    port map (
525
      -- global control --
526
      clk_i    => clk_i,          -- global clock line
527
      rstn_i   => sys_rstn,       -- global reset line, low-active
528
      -- host access --
529 12 zero_gravi
      addr_i   => p_bus.addr,     -- address
530
      rden_i   => p_bus.re,       -- read enable
531
      wren_i   => p_bus.we,       -- write enable
532
      ben_i    => p_bus.ben,      -- byte write enable
533
      data_i   => p_bus.wdata,    -- data in
534 2 zero_gravi
      data_o   => wishbone_rdata, -- data out
535 12 zero_gravi
      cancel_i => p_bus.cancel,   -- cancel current transaction
536 2 zero_gravi
      ack_o    => wishbone_ack,   -- transfer acknowledge
537
      err_o    => wishbone_err,   -- transfer error
538
      -- wishbone interface --
539
      wb_adr_o => wb_adr_o,       -- address
540
      wb_dat_i => wb_dat_i,       -- read data
541
      wb_dat_o => wb_dat_o,       -- write data
542
      wb_we_o  => wb_we_o,        -- read/write
543
      wb_sel_o => wb_sel_o,       -- byte enable
544
      wb_stb_o => wb_stb_o,       -- strobe
545
      wb_cyc_o => wb_cyc_o,       -- valid cycle
546
      wb_ack_i => wb_ack_i,       -- transfer acknowledge
547
      wb_err_i => wb_err_i        -- transfer error
548
    );
549
  end generate;
550
 
551
  neorv32_wishbone_inst_false:
552
  if (MEM_EXT_USE = false) generate
553
    wishbone_rdata <= (others => '0');
554
    wishbone_ack   <= '0';
555
    wishbone_err   <= '0';
556
    --
557
    wb_adr_o <= (others => '0');
558
    wb_dat_o <= (others => '0');
559
    wb_we_o  <= '0';
560
    wb_sel_o <= (others => '0');
561
    wb_stb_o <= '0';
562
    wb_cyc_o <= '0';
563
  end generate;
564
 
565
 
566
  -- IO Access? -----------------------------------------------------------------------------
567
  -- -------------------------------------------------------------------------------------------
568 12 zero_gravi
  io_acc  <= '1' when (p_bus.addr(data_width_c-1 downto index_size_f(io_size_c)) = io_base_c(data_width_c-1 downto index_size_f(io_size_c))) else '0';
569
  io_rden <= io_acc and p_bus.re;
570 22 zero_gravi
  -- the peripheral/IO devices in the IO area can only be written in word mode (reduces HW complexity)
571
  io_wren <= io_acc and p_bus.we and p_bus.ben(3) and p_bus.ben(2) and p_bus.ben(1) and p_bus.ben(0);
572 2 zero_gravi
 
573
 
574
  -- General Purpose Input/Output Port (GPIO) -----------------------------------------------
575
  -- -------------------------------------------------------------------------------------------
576
  neorv32_gpio_inst_true:
577
  if (IO_GPIO_USE = true) generate
578
    neorv32_gpio_inst: neorv32_gpio
579
    port map (
580
      -- host access --
581 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
582
      addr_i => p_bus.addr,  -- address
583
      rden_i => io_rden,     -- read enable
584
      wren_i => io_wren,     -- write enable
585
      data_i => p_bus.wdata, -- data in
586
      data_o => gpio_rdata,  -- data out
587
      ack_o  => gpio_ack,    -- transfer acknowledge
588 2 zero_gravi
      -- parallel io --
589
      gpio_o => gpio_o,
590
      gpio_i => gpio_i,
591
      -- interrupt --
592 12 zero_gravi
      irq_o  => gpio_irq     -- pin-change interrupt
593 2 zero_gravi
    );
594
  end generate;
595
 
596
  neorv32_gpio_inst_false:
597
  if (IO_GPIO_USE = false) generate
598
    gpio_rdata <= (others => '0');
599
    gpio_ack   <= '0';
600
    gpio_o     <= (others => '0');
601
    gpio_irq   <= '0';
602
  end generate;
603
 
604
 
605
  -- Watch Dog Timer (WDT) ------------------------------------------------------------------
606
  -- -------------------------------------------------------------------------------------------
607
  neorv32_wdt_inst_true:
608
  if (IO_WDT_USE = true) generate
609
    neorv32_wdt_inst: neorv32_wdt
610
    port map (
611
      -- host access --
612 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
613
      rstn_i      => ext_rstn,    -- global reset line, low-active
614
      rden_i      => io_rden,     -- read enable
615
      wren_i      => io_wren,     -- write enable
616
      addr_i      => p_bus.addr,  -- address
617
      data_i      => p_bus.wdata, -- data in
618
      data_o      => wdt_rdata,   -- data out
619
      ack_o       => wdt_ack,     -- transfer acknowledge
620 2 zero_gravi
      -- clock generator --
621 12 zero_gravi
      clkgen_en_o => wdt_cg_en,   -- enable clock generator
622 2 zero_gravi
      clkgen_i    => clk_gen,
623
      -- timeout event --
624 12 zero_gravi
      irq_o       => wdt_irq,     -- timeout IRQ
625
      rstn_o      => wdt_rstn     -- timeout reset, low_active, use it as async!
626 2 zero_gravi
    );
627
  end generate;
628
 
629
  neorv32_wdt_inst_false:
630
  if (IO_WDT_USE = false) generate
631
    wdt_rdata <= (others => '0');
632
    wdt_ack   <= '0';
633
    wdt_irq   <= '0';
634
    wdt_rstn  <= '1';
635
    wdt_cg_en <= '0';
636
  end generate;
637
 
638
 
639
  -- Machine System Timer (MTIME) -----------------------------------------------------------
640
  -- -------------------------------------------------------------------------------------------
641
  neorv32_mtime_inst_true:
642
  if (IO_MTIME_USE = true) generate
643
    neorv32_mtime_inst: neorv32_mtime
644
    port map (
645
      -- host access --
646 12 zero_gravi
      clk_i     => clk_i,       -- global clock line
647
      rstn_i    => sys_rstn,    -- global reset, low-active, async
648
      addr_i    => p_bus.addr,  -- address
649
      rden_i    => io_rden,     -- read enable
650
      wren_i    => io_wren,     -- write enable
651
      data_i    => p_bus.wdata, -- data in
652
      data_o    => mtime_rdata, -- data out
653
      ack_o     => mtime_ack,   -- transfer acknowledge
654 11 zero_gravi
      -- time output for CPU --
655 12 zero_gravi
      time_o    => mtime_time,  -- current system time
656 2 zero_gravi
      -- interrupt --
657 12 zero_gravi
      irq_o     => mtime_irq    -- interrupt request
658 2 zero_gravi
    );
659
  end generate;
660
 
661
  neorv32_mtime_inst_false:
662
  if (IO_MTIME_USE = false) generate
663
    mtime_rdata <= (others => '0');
664 11 zero_gravi
    mtime_time  <= (others => '0');
665 2 zero_gravi
    mtime_ack   <= '0';
666
    mtime_irq   <= '0';
667
  end generate;
668
 
669
 
670
  -- Universal Asynchronous Receiver/Transmitter (UART) -------------------------------------
671
  -- -------------------------------------------------------------------------------------------
672
  neorv32_uart_inst_true:
673
  if (IO_UART_USE = true) generate
674
    neorv32_uart_inst: neorv32_uart
675
    port map (
676
      -- host access --
677 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
678
      addr_i      => p_bus.addr,  -- address
679
      rden_i      => io_rden,     -- read enable
680
      wren_i      => io_wren,     -- write enable
681
      data_i      => p_bus.wdata, -- data in
682
      data_o      => uart_rdata,  -- data out
683
      ack_o       => uart_ack,    -- transfer acknowledge
684 2 zero_gravi
      -- clock generator --
685 12 zero_gravi
      clkgen_en_o => uart_cg_en,  -- enable clock generator
686 2 zero_gravi
      clkgen_i    => clk_gen,
687
      -- com lines --
688
      uart_txd_o  => uart_txd_o,
689
      uart_rxd_i  => uart_rxd_i,
690
      -- interrupts --
691 12 zero_gravi
      uart_irq_o  => uart_irq     -- uart rx/tx interrupt
692 2 zero_gravi
    );
693
  end generate;
694
 
695
  neorv32_uart_inst_false:
696
  if (IO_UART_USE = false) generate
697
    uart_rdata <= (others => '0');
698
    uart_ack   <= '0';
699
    uart_txd_o <= '0';
700
    uart_cg_en <= '0';
701
    uart_irq   <= '0';
702
  end generate;
703
 
704
 
705
  -- Serial Peripheral Interface (SPI) ------------------------------------------------------
706
  -- -------------------------------------------------------------------------------------------
707
  neorv32_spi_inst_true:
708
  if (IO_SPI_USE = true) generate
709
    neorv32_spi_inst: neorv32_spi
710
    port map (
711
      -- host access --
712 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
713
      addr_i      => p_bus.addr,  -- address
714
      rden_i      => io_rden,     -- read enable
715
      wren_i      => io_wren,     -- write enable
716
      data_i      => p_bus.wdata, -- data in
717
      data_o      => spi_rdata,   -- data out
718
      ack_o       => spi_ack,     -- transfer acknowledge
719 2 zero_gravi
      -- clock generator --
720 12 zero_gravi
      clkgen_en_o => spi_cg_en,   -- enable clock generator
721 2 zero_gravi
      clkgen_i    => clk_gen,
722
      -- com lines --
723 12 zero_gravi
      spi_sck_o   => spi_sck_o,   -- SPI serial clock
724
      spi_sdo_o   => spi_sdo_o,   -- controller data out, peripheral data in
725
      spi_sdi_i   => spi_sdi_i,   -- controller data in, peripheral data out
726
      spi_csn_o   => spi_csn_o,   -- SPI CS
727 2 zero_gravi
      -- interrupt --
728 12 zero_gravi
      spi_irq_o   => spi_irq      -- transmission done interrupt
729 2 zero_gravi
    );
730
  end generate;
731
 
732
  neorv32_spi_inst_false:
733
  if (IO_SPI_USE = false) generate
734
    spi_rdata  <= (others => '0');
735
    spi_ack    <= '0';
736 6 zero_gravi
    spi_sck_o  <= '0';
737
    spi_sdo_o  <= '0';
738 2 zero_gravi
    spi_csn_o  <= (others => '1'); -- CSn lines are low-active
739
    spi_cg_en  <= '0';
740
    spi_irq    <= '0';
741
  end generate;
742
 
743
 
744
  -- Two-Wire Interface (TWI) ---------------------------------------------------------------
745
  -- -------------------------------------------------------------------------------------------
746
  neorv32_twi_inst_true:
747
  if (IO_TWI_USE = true) generate
748
    neorv32_twi_inst: neorv32_twi
749
    port map (
750
      -- host access --
751 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
752
      addr_i      => p_bus.addr,  -- address
753
      rden_i      => io_rden,     -- read enable
754
      wren_i      => io_wren,     -- write enable
755
      data_i      => p_bus.wdata, -- data in
756
      data_o      => twi_rdata,   -- data out
757
      ack_o       => twi_ack,     -- transfer acknowledge
758 2 zero_gravi
      -- clock generator --
759 12 zero_gravi
      clkgen_en_o => twi_cg_en,   -- enable clock generator
760 2 zero_gravi
      clkgen_i    => clk_gen,
761
      -- com lines --
762 12 zero_gravi
      twi_sda_io  => twi_sda_io,  -- serial data line
763
      twi_scl_io  => twi_scl_io,  -- serial clock line
764 2 zero_gravi
      -- interrupt --
765 12 zero_gravi
      twi_irq_o   => twi_irq      -- transfer done IRQ
766 2 zero_gravi
    );
767
  end generate;
768
 
769
  neorv32_twi_inst_false:
770
  if (IO_TWI_USE = false) generate
771
    twi_rdata  <= (others => '0');
772
    twi_ack    <= '0';
773
--  twi_sda_io <= 'H';
774
--  twi_scl_io <= 'H';
775
    twi_cg_en  <= '0';
776
    twi_irq    <= '0';
777
  end generate;
778
 
779
 
780
  -- Pulse-Width Modulation Controller (PWM) ------------------------------------------------
781
  -- -------------------------------------------------------------------------------------------
782
  neorv32_pwm_inst_true:
783
  if (IO_PWM_USE = true) generate
784
    neorv32_pwm_inst: neorv32_pwm
785
    port map (
786
      -- host access --
787 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
788
      addr_i      => p_bus.addr,  -- address
789
      rden_i      => io_rden,     -- read enable
790
      wren_i      => io_wren,     -- write enable
791
      data_i      => p_bus.wdata, -- data in
792
      data_o      => pwm_rdata,   -- data out
793
      ack_o       => pwm_ack,     -- transfer acknowledge
794 2 zero_gravi
      -- clock generator --
795 12 zero_gravi
      clkgen_en_o => pwm_cg_en,   -- enable clock generator
796 2 zero_gravi
      clkgen_i    => clk_gen,
797
      -- pwm output channels --
798
      pwm_o       => pwm_o
799
    );
800
  end generate;
801
 
802
  neorv32_pwm_inst_false:
803
  if (IO_PWM_USE = false) generate
804
    pwm_rdata <= (others => '0');
805
    pwm_ack   <= '0';
806
    pwm_cg_en <= '0';
807
    pwm_o     <= (others => '0');
808
  end generate;
809
 
810
 
811
  -- True Random Number Generator (TRNG) ----------------------------------------------------
812
  -- -------------------------------------------------------------------------------------------
813
  neorv32_trng_inst_true:
814
  if (IO_TRNG_USE = true) generate
815
    neorv32_trng_inst: neorv32_trng
816
    port map (
817
      -- host access --
818 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
819
      addr_i => p_bus.addr,  -- address
820
      rden_i => io_rden,     -- read enable
821
      wren_i => io_wren,     -- write enable
822
      data_i => p_bus.wdata, -- data in
823
      data_o => trng_rdata,  -- data out
824
      ack_o  => trng_ack     -- transfer acknowledge
825 2 zero_gravi
    );
826
  end generate;
827
 
828
  neorv32_trng_inst_false:
829
  if (IO_TRNG_USE = false) generate
830
    trng_rdata <= (others => '0');
831
    trng_ack   <= '0';
832
  end generate;
833
 
834
 
835 23 zero_gravi
  -- Custom Functions Unit (CFU) ------------------------------------------------------------
836
  -- -------------------------------------------------------------------------------------------
837
  neorv32_cfu_inst_true:
838
  if (IO_CFU_USE = true) generate
839
    neorv32_cfu_inst: neorv32_cfu
840
    port map (
841
      -- host access --
842
      clk_i       => clk_i,       -- global clock line
843
      rstn_i      => sys_rstn,    -- global reset line, low-active, use as async
844
      addr_i      => p_bus.addr,  -- address
845
      rden_i      => io_rden,     -- read enable
846
      wren_i      => io_wren,     -- write enable
847
      data_i      => p_bus.wdata, -- data in
848
      data_o      => cfu_rdata,   -- data out
849
      ack_o       => cfu_ack,     -- transfer acknowledge
850
      -- clock generator --
851
      clkgen_en_o => cfu_cg_en,   -- enable clock generator
852
      clkgen_i    => clk_gen,     -- "clock" inputs
853
      -- interrupt --
854
      irq_o       => cfu_irq
855
      -- custom io --
856
      -- ...
857
    );
858
  end generate;
859
 
860
  neorv32_cfu_inst_false:
861
  if (IO_CFU_USE = false) generate
862
    cfu_rdata <= (others => '0');
863
    cfu_ack   <= '0';
864
    cfu_cg_en <= '0';
865
    cfu_irq   <= '0';
866
  end generate;
867
 
868
 
869 12 zero_gravi
  -- System Configuration Information Memory (SYSINFO) --------------------------------------
870
  -- -------------------------------------------------------------------------------------------
871
  neorv32_sysinfo_inst: neorv32_sysinfo
872
  generic map (
873
    -- General --
874
    CLOCK_FREQUENCY   => CLOCK_FREQUENCY,   -- clock frequency of clk_i in Hz
875
    BOOTLOADER_USE    => BOOTLOADER_USE,    -- implement processor-internal bootloader?
876
    USER_CODE         => USER_CODE,         -- custom user code
877 23 zero_gravi
    -- internal Instruction memory --
878 12 zero_gravi
    MEM_INT_IMEM_USE  => MEM_INT_IMEM_USE,  -- implement processor-internal instruction memory
879
    MEM_INT_IMEM_SIZE => MEM_INT_IMEM_SIZE, -- size of processor-internal instruction memory in bytes
880
    MEM_INT_IMEM_ROM  => MEM_INT_IMEM_ROM,  -- implement processor-internal instruction memory as ROM
881 23 zero_gravi
    -- Internal Data memory --
882 12 zero_gravi
    MEM_INT_DMEM_USE  => MEM_INT_DMEM_USE,  -- implement processor-internal data memory
883
    MEM_INT_DMEM_SIZE => MEM_INT_DMEM_SIZE, -- size of processor-internal data memory in bytes
884 23 zero_gravi
    -- External memory interface --
885 12 zero_gravi
    MEM_EXT_USE       => MEM_EXT_USE,       -- implement external memory bus interface?
886
    -- Processor peripherals --
887
    IO_GPIO_USE       => IO_GPIO_USE,       -- implement general purpose input/output port unit (GPIO)?
888
    IO_MTIME_USE      => IO_MTIME_USE,      -- implement machine system timer (MTIME)?
889
    IO_UART_USE       => IO_UART_USE,       -- implement universal asynchronous receiver/transmitter (UART)?
890
    IO_SPI_USE        => IO_SPI_USE,        -- implement serial peripheral interface (SPI)?
891
    IO_TWI_USE        => IO_TWI_USE,        -- implement two-wire interface (TWI)?
892
    IO_PWM_USE        => IO_PWM_USE,        -- implement pulse-width modulation unit (PWM)?
893
    IO_WDT_USE        => IO_WDT_USE,        -- implement watch dog timer (WDT)?
894
    IO_TRNG_USE       => IO_TRNG_USE,       -- implement true random number generator (TRNG)?
895 23 zero_gravi
    IO_CFU_USE        => IO_CFU_USE         -- implement custom functions unit (CFU)?
896 12 zero_gravi
  )
897
  port map (
898
    -- host access --
899
    clk_i  => clk_i,         -- global clock line
900
    addr_i => p_bus.addr,    -- address
901
    rden_i => io_rden,       -- read enable
902
    data_o => sysinfo_rdata, -- data out
903
    ack_o  => sysinfo_ack    -- transfer acknowledge
904
  );
905
 
906
 
907 2 zero_gravi
end neorv32_top_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.