OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_top.vhd] - Blame information for rev 33

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - Processor Top Entity >>                                                          #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # This is the top entity of the NEORV32 PROCESSOR. Instantiate this unit in your own project    #
5 2 zero_gravi
-- # and define all the configuration generics according to your needs. Alternatively, you can use #
6 18 zero_gravi
-- # one of the alternative top entities provided in the "rtl/top_templates" folder.               #
7
-- #                                                                                               #
8 23 zero_gravi
-- # Check the processor's data sheet for more information: docs/NEORV32.pdf                       #
9 2 zero_gravi
-- # ********************************************************************************************* #
10
-- # BSD 3-Clause License                                                                          #
11
-- #                                                                                               #
12
-- # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
13
-- #                                                                                               #
14
-- # Redistribution and use in source and binary forms, with or without modification, are          #
15
-- # permitted provided that the following conditions are met:                                     #
16
-- #                                                                                               #
17
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
18
-- #    conditions and the following disclaimer.                                                   #
19
-- #                                                                                               #
20
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
21
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
22
-- #    provided with the distribution.                                                            #
23
-- #                                                                                               #
24
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
25
-- #    endorse or promote products derived from this software without specific prior written      #
26
-- #    permission.                                                                                #
27
-- #                                                                                               #
28
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
29
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
30
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
31
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
32
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
33
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
34
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
35
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
36
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
37
-- # ********************************************************************************************* #
38
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
39
-- #################################################################################################
40
 
41
library ieee;
42
use ieee.std_logic_1164.all;
43
use ieee.numeric_std.all;
44
 
45
library neorv32;
46
use neorv32.neorv32_package.all;
47
 
48
entity neorv32_top is
49
  generic (
50
    -- General --
51 12 zero_gravi
    CLOCK_FREQUENCY              : natural := 0;      -- clock frequency of clk_i in Hz
52 8 zero_gravi
    BOOTLOADER_USE               : boolean := true;   -- implement processor-internal bootloader?
53 12 zero_gravi
    USER_CODE                    : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
54 2 zero_gravi
    -- RISC-V CPU Extensions --
55 11 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false;  -- implement compressed extension?
56 8 zero_gravi
    CPU_EXTENSION_RISCV_E        : boolean := false;  -- implement embedded RF extension?
57 11 zero_gravi
    CPU_EXTENSION_RISCV_M        : boolean := false;  -- implement muld/div extension?
58 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false;  -- implement user mode extension?
59 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;   -- implement CSR system?
60
    CPU_EXTENSION_RISCV_Zifencei : boolean := true;   -- implement instruction stream sync.?
61 19 zero_gravi
    -- Extension Options --
62 23 zero_gravi
    FAST_MUL_EN                  : boolean := false;  -- use DSPs for M extension's multiplier
63 15 zero_gravi
    -- Physical Memory Protection (PMP) --
64 23 zero_gravi
    PMP_USE                      : boolean := false;  -- implement PMP?
65
    PMP_NUM_REGIONS              : natural := 4;      -- number of regions (max 8)
66
    PMP_GRANULARITY              : natural := 14;     -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
67
    -- Internal Instruction memory --
68 8 zero_gravi
    MEM_INT_IMEM_USE             : boolean := true;   -- implement processor-internal instruction memory
69
    MEM_INT_IMEM_SIZE            : natural := 16*1024; -- size of processor-internal instruction memory in bytes
70
    MEM_INT_IMEM_ROM             : boolean := false;  -- implement processor-internal instruction memory as ROM
71 23 zero_gravi
    -- Internal Data memory --
72 8 zero_gravi
    MEM_INT_DMEM_USE             : boolean := true;   -- implement processor-internal data memory
73
    MEM_INT_DMEM_SIZE            : natural := 8*1024; -- size of processor-internal data memory in bytes
74 23 zero_gravi
    -- External memory interface --
75 8 zero_gravi
    MEM_EXT_USE                  : boolean := false;  -- implement external memory bus interface?
76
    MEM_EXT_REG_STAGES           : natural := 2;      -- number of interface register stages (0,1,2)
77 2 zero_gravi
    -- Processor peripherals --
78 8 zero_gravi
    IO_GPIO_USE                  : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
79
    IO_MTIME_USE                 : boolean := true;   -- implement machine system timer (MTIME)?
80
    IO_UART_USE                  : boolean := true;   -- implement universal asynchronous receiver/transmitter (UART)?
81
    IO_SPI_USE                   : boolean := true;   -- implement serial peripheral interface (SPI)?
82
    IO_TWI_USE                   : boolean := true;   -- implement two-wire interface (TWI)?
83
    IO_PWM_USE                   : boolean := true;   -- implement pulse-width modulation unit (PWM)?
84
    IO_WDT_USE                   : boolean := true;   -- implement watch dog timer (WDT)?
85
    IO_TRNG_USE                  : boolean := false;  -- implement true random number generator (TRNG)?
86 23 zero_gravi
    IO_CFU_USE                   : boolean := false   -- implement custom functions unit (CFU)?
87 2 zero_gravi
  );
88
  port (
89
    -- Global control --
90
    clk_i      : in  std_ulogic := '0'; -- global clock, rising edge
91
    rstn_i     : in  std_ulogic := '0'; -- global reset, low-active, async
92
    -- Wishbone bus interface (available if MEM_EXT_USE = true) --
93
    wb_adr_o   : out std_ulogic_vector(31 downto 0); -- address
94
    wb_dat_i   : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- read data
95
    wb_dat_o   : out std_ulogic_vector(31 downto 0); -- write data
96
    wb_we_o    : out std_ulogic; -- read/write
97
    wb_sel_o   : out std_ulogic_vector(03 downto 0); -- byte enable
98
    wb_stb_o   : out std_ulogic; -- strobe
99
    wb_cyc_o   : out std_ulogic; -- valid cycle
100
    wb_ack_i   : in  std_ulogic := '0'; -- transfer acknowledge
101
    wb_err_i   : in  std_ulogic := '0'; -- transfer error
102 12 zero_gravi
    -- Advanced memory control signals (available if MEM_EXT_USE = true) --
103
    fence_o    : out std_ulogic; -- indicates an executed FENCE operation
104
    fencei_o   : out std_ulogic; -- indicates an executed FENCEI operation
105 2 zero_gravi
    -- GPIO (available if IO_GPIO_USE = true) --
106 22 zero_gravi
    gpio_o     : out std_ulogic_vector(31 downto 0); -- parallel output
107
    gpio_i     : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- parallel input
108 2 zero_gravi
    -- UART (available if IO_UART_USE = true) --
109
    uart_txd_o : out std_ulogic; -- UART send data
110
    uart_rxd_i : in  std_ulogic := '0'; -- UART receive data
111
    -- SPI (available if IO_SPI_USE = true) --
112 6 zero_gravi
    spi_sck_o  : out std_ulogic; -- SPI serial clock
113
    spi_sdo_o  : out std_ulogic; -- controller data out, peripheral data in
114 14 zero_gravi
    spi_sdi_i  : in  std_ulogic := '0'; -- controller data in, peripheral data out
115 2 zero_gravi
    spi_csn_o  : out std_ulogic_vector(07 downto 0); -- SPI CS
116
    -- TWI (available if IO_TWI_USE = true) --
117
    twi_sda_io : inout std_logic := 'H'; -- twi serial data line
118
    twi_scl_io : inout std_logic := 'H'; -- twi serial clock line
119
    -- PWM (available if IO_PWM_USE = true) --
120 14 zero_gravi
    pwm_o      : out std_ulogic_vector(03 downto 0); -- pwm channels
121
    -- Interrupts --
122
    msw_irq_i  : in  std_ulogic := '0'; -- machine software interrupt
123
    mext_irq_i : in  std_ulogic := '0'  -- machine external interrupt
124 2 zero_gravi
  );
125
end neorv32_top;
126
 
127
architecture neorv32_top_rtl of neorv32_top is
128
 
129 12 zero_gravi
  -- CPU boot address --
130 23 zero_gravi
  constant cpu_boot_addr_c : std_ulogic_vector(31 downto 0) := cond_sel_stdulogicvector_f(BOOTLOADER_USE, boot_rom_base_c, ispace_base_c);
131 12 zero_gravi
 
132 29 zero_gravi
  -- alignment check for internal memories --
133
  constant imem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) := (others => '0');
134
  constant dmem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) := (others => '0');
135
 
136 2 zero_gravi
  -- reset generator --
137
  signal rstn_i_sync0 : std_ulogic;
138
  signal rstn_i_sync1 : std_ulogic;
139
  signal rstn_i_sync2 : std_ulogic;
140
  signal rstn_gen     : std_ulogic_vector(3 downto 0);
141
  signal ext_rstn     : std_ulogic;
142
  signal sys_rstn     : std_ulogic;
143
  signal wdt_rstn     : std_ulogic;
144
 
145
  -- clock generator --
146
  signal clk_div    : std_ulogic_vector(11 downto 0);
147
  signal clk_div_ff : std_ulogic_vector(11 downto 0);
148
  signal clk_gen    : std_ulogic_vector(07 downto 0);
149
  signal wdt_cg_en  : std_ulogic;
150
  signal uart_cg_en : std_ulogic;
151
  signal spi_cg_en  : std_ulogic;
152
  signal twi_cg_en  : std_ulogic;
153
  signal pwm_cg_en  : std_ulogic;
154 23 zero_gravi
  signal cfu_cg_en  : std_ulogic;
155 2 zero_gravi
 
156 12 zero_gravi
  -- bus interface --
157
  type bus_interface_t is record
158 11 zero_gravi
    addr   : std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
159
    rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
160
    wdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
161
    ben    : std_ulogic_vector(03 downto 0); -- byte enable
162
    we     : std_ulogic; -- write enable
163
    re     : std_ulogic; -- read enable
164
    cancel : std_ulogic; -- cancel current transfer
165
    ack    : std_ulogic; -- bus transfer acknowledge
166
    err    : std_ulogic; -- bus transfer error
167 12 zero_gravi
    fence  : std_ulogic; -- fence(i) instruction executed
168 11 zero_gravi
  end record;
169 12 zero_gravi
  signal cpu_i, cpu_d, p_bus : bus_interface_t;
170 2 zero_gravi
 
171
  -- io space access --
172
  signal io_acc  : std_ulogic;
173
  signal io_rden : std_ulogic;
174
  signal io_wren : std_ulogic;
175
 
176
  -- read-back busses -
177
  signal imem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
178
  signal imem_ack       : std_ulogic;
179
  signal dmem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
180
  signal dmem_ack       : std_ulogic;
181
  signal bootrom_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
182
  signal bootrom_ack    : std_ulogic;
183
  signal wishbone_rdata : std_ulogic_vector(data_width_c-1 downto 0);
184
  signal wishbone_ack   : std_ulogic;
185
  signal wishbone_err   : std_ulogic;
186
  signal gpio_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
187
  signal gpio_ack       : std_ulogic;
188
  signal mtime_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
189
  signal mtime_ack      : std_ulogic;
190
  signal uart_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
191
  signal uart_ack       : std_ulogic;
192
  signal spi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
193
  signal spi_ack        : std_ulogic;
194
  signal twi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
195
  signal twi_ack        : std_ulogic;
196
  signal pwm_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
197
  signal pwm_ack        : std_ulogic;
198
  signal wdt_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
199
  signal wdt_ack        : std_ulogic;
200
  signal trng_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
201
  signal trng_ack       : std_ulogic;
202 23 zero_gravi
  signal cfu_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
203
  signal cfu_ack        : std_ulogic;
204 12 zero_gravi
  signal sysinfo_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
205
  signal sysinfo_ack    : std_ulogic;
206 2 zero_gravi
 
207
  -- IRQs --
208
  signal mtime_irq : std_ulogic;
209 14 zero_gravi
  signal fast_irq  : std_ulogic_vector(3 downto 0);
210 2 zero_gravi
  signal gpio_irq  : std_ulogic;
211
  signal wdt_irq   : std_ulogic;
212
  signal uart_irq  : std_ulogic;
213
  signal spi_irq   : std_ulogic;
214
  signal twi_irq   : std_ulogic;
215 23 zero_gravi
  signal cfu_irq   : std_ulogic;
216 2 zero_gravi
 
217 11 zero_gravi
  -- misc --
218
  signal mtime_time : std_ulogic_vector(63 downto 0); -- current system time from MTIME
219
 
220 2 zero_gravi
begin
221
 
222
  -- Sanity Checks --------------------------------------------------------------------------
223
  -- -------------------------------------------------------------------------------------------
224 23 zero_gravi
  -- internal bootloader ROM --
225
  assert not ((BOOTLOADER_USE = true) and (boot_rom_size_c > boot_rom_max_size_c)) report "NEORV32 PROCESSOR CONFIG ERROR! Boot ROM size out of range." severity error;
226
  assert not ((BOOTLOADER_USE = true) and (MEM_INT_IMEM_ROM = true)) report "NEORV32 PROCESSOR CONFIG WARNING! IMEM is configured as read-only. Bootloader will not be able to load new executables." severity warning;
227
  -- memory system - data/instruction fetch --
228
  assert not ((MEM_EXT_USE = false) and (MEM_INT_DMEM_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch data without external memory interface and internal data memory." severity error;
229
  assert not ((MEM_EXT_USE = false) and (MEM_INT_IMEM_USE = false) and (BOOTLOADER_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch instructions without external memory interface, internal data memory and bootloader." severity error;
230 29 zero_gravi
  -- memory system - alignment --
231
  assert not (ispace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address must be 4-byte-aligned." severity error;
232
  assert not (dspace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address must be 4-byte-aligned." severity error;
233
  assert not ((ispace_base_c(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) /= imem_align_check_c) and (MEM_INT_IMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address has to be aligned to IMEM size." severity error;
234
  assert not ((dspace_base_c(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) /= dmem_align_check_c) and (MEM_INT_DMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address has to be aligned to DMEM size." severity error;
235 23 zero_gravi
  -- clock --
236
  assert not (CLOCK_FREQUENCY = 0) report "NEORV32 PROCESSOR CONFIG ERROR! Core clock frequency (CLOCK_FREQUENCY) not specified." severity error;
237 33 zero_gravi
  -- memory layout warning --
238 29 zero_gravi
  assert not (ispace_base_c /= x"00000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for instruction address space. Make sure this is sync with the software framework." severity warning;
239
  assert not (dspace_base_c /= x"80000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for data address space. Make sure this is sync with the software framework." severity warning;
240 33 zero_gravi
  -- memory latency notifier (warning) --
241 32 zero_gravi
  assert not (MEM_EXT_USE = true) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface with max latency = " & integer'image(bus_timeout_c) & " cycles." severity warning;
242 33 zero_gravi
  -- external memory iterface protocol notifier (warning) --
243
  assert not ((MEM_EXT_USE = true) and (wb_pipe_mode_c = false)) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface using STANDARD Wishbone protocol." severity warning;
244
  assert not ((MEM_EXT_USE = true) and (wb_pipe_mode_c =  true)) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface using PIEPLINED Wishbone protocol." severity warning;
245 2 zero_gravi
 
246
 
247
  -- Reset Generator ------------------------------------------------------------------------
248
  -- -------------------------------------------------------------------------------------------
249
  reset_generator_sync: process(clk_i)
250
  begin
251
    -- make sure the external reset is free of metastability and has a minimal duration of 1 clock cycle
252
    if rising_edge(clk_i) then
253
      rstn_i_sync0 <= rstn_i;
254
      rstn_i_sync1 <= rstn_i_sync0;
255
      rstn_i_sync2 <= rstn_i_sync1;
256
    end if;
257
  end process reset_generator_sync;
258
 
259
  -- keep internal reset active for at least 4 clock cycles
260
  reset_generator: process(rstn_i_sync1, rstn_i_sync2, clk_i)
261
  begin
262 23 zero_gravi
    if ((rstn_i_sync1 and rstn_i_sync2) = '0') then -- signal stable?
263 2 zero_gravi
      rstn_gen <= (others => '0');
264
    elsif rising_edge(clk_i) then
265
      rstn_gen <= rstn_gen(rstn_gen'left-1 downto 0) & '1';
266
    end if;
267
  end process reset_generator;
268
 
269
  ext_rstn <= rstn_gen(rstn_gen'left); -- the beautified external reset signal
270 23 zero_gravi
  sys_rstn <= ext_rstn and wdt_rstn;   -- system reset - can also be triggered by watchdog
271 2 zero_gravi
 
272
 
273
  -- Clock Generator ------------------------------------------------------------------------
274
  -- -------------------------------------------------------------------------------------------
275
  clock_generator: process(sys_rstn, clk_i)
276
  begin
277
    if (sys_rstn = '0') then
278
      clk_div    <= (others => '0');
279
      clk_div_ff <= (others => '0');
280
    elsif rising_edge(clk_i) then
281 23 zero_gravi
      -- fresh clocks anyone? --
282
      if ((wdt_cg_en or uart_cg_en or spi_cg_en or twi_cg_en or pwm_cg_en or cfu_cg_en) = '1') then
283
        clk_div <= std_ulogic_vector(unsigned(clk_div) + 1);
284 2 zero_gravi
      end if;
285 23 zero_gravi
      clk_div_ff <= clk_div;
286 2 zero_gravi
    end if;
287
  end process clock_generator;
288
 
289 23 zero_gravi
  -- clock enables: rising edge detectors --
290
  clock_generator_edge: process(clk_i)
291
  begin
292
    if rising_edge(clk_i) then
293
      clk_gen(clk_div2_c)    <= clk_div(0)  and (not clk_div_ff(0));  -- CLK/2
294
      clk_gen(clk_div4_c)    <= clk_div(1)  and (not clk_div_ff(1));  -- CLK/4
295
      clk_gen(clk_div8_c)    <= clk_div(2)  and (not clk_div_ff(2));  -- CLK/8
296
      clk_gen(clk_div64_c)   <= clk_div(5)  and (not clk_div_ff(5));  -- CLK/64
297
      clk_gen(clk_div128_c)  <= clk_div(6)  and (not clk_div_ff(6));  -- CLK/128
298
      clk_gen(clk_div1024_c) <= clk_div(9)  and (not clk_div_ff(9));  -- CLK/1024
299
      clk_gen(clk_div2048_c) <= clk_div(10) and (not clk_div_ff(10)); -- CLK/2048
300
      clk_gen(clk_div4096_c) <= clk_div(11) and (not clk_div_ff(11)); -- CLK/4096
301
    end if;
302
  end process clock_generator_edge;
303 2 zero_gravi
 
304
 
305
  -- CPU ------------------------------------------------------------------------------------
306
  -- -------------------------------------------------------------------------------------------
307
  neorv32_cpu_inst: neorv32_cpu
308
  generic map (
309
    -- General --
310 19 zero_gravi
    HW_THREAD_ID                 => (others => '0'), -- hardware thread id
311 25 zero_gravi
    CPU_BOOT_ADDR                => cpu_boot_addr_c, -- cpu boot address
312 2 zero_gravi
    -- RISC-V CPU Extensions --
313 8 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
314
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
315
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
316 15 zero_gravi
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
317 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
318
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
319 19 zero_gravi
    -- Extension Options --
320 25 zero_gravi
    FAST_MUL_EN                  => FAST_MUL_EN,     -- use DSPs for M extension's multiplier
321 15 zero_gravi
    -- Physical Memory Protection (PMP) --
322
    PMP_USE                      => PMP_USE,         -- implement PMP?
323 16 zero_gravi
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS, -- number of regions (max 8)
324 30 zero_gravi
    PMP_GRANULARITY              => PMP_GRANULARITY  -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
325 2 zero_gravi
  )
326
  port map (
327
    -- global control --
328 12 zero_gravi
    clk_i          => clk_i,        -- global clock, rising edge
329
    rstn_i         => sys_rstn,     -- global reset, low-active, async
330
    -- instruction bus interface --
331
    i_bus_addr_o   => cpu_i.addr,   -- bus access address
332
    i_bus_rdata_i  => cpu_i.rdata,  -- bus read data
333
    i_bus_wdata_o  => cpu_i.wdata,  -- bus write data
334
    i_bus_ben_o    => cpu_i.ben,    -- byte enable
335
    i_bus_we_o     => cpu_i.we,     -- write enable
336
    i_bus_re_o     => cpu_i.re,     -- read enable
337
    i_bus_cancel_o => cpu_i.cancel, -- cancel current bus transaction
338
    i_bus_ack_i    => cpu_i.ack,    -- bus transfer acknowledge
339
    i_bus_err_i    => cpu_i.err,    -- bus transfer error
340
    i_bus_fence_o  => cpu_i.fence,  -- executed FENCEI operation
341
    -- data bus interface --
342
    d_bus_addr_o   => cpu_d.addr,   -- bus access address
343
    d_bus_rdata_i  => cpu_d.rdata,  -- bus read data
344
    d_bus_wdata_o  => cpu_d.wdata,  -- bus write data
345
    d_bus_ben_o    => cpu_d.ben,    -- byte enable
346
    d_bus_we_o     => cpu_d.we,     -- write enable
347
    d_bus_re_o     => cpu_d.re,     -- read enable
348
    d_bus_cancel_o => cpu_d.cancel, -- cancel current bus transaction
349
    d_bus_ack_i    => cpu_d.ack,    -- bus transfer acknowledge
350
    d_bus_err_i    => cpu_d.err,    -- bus transfer error
351
    d_bus_fence_o  => cpu_d.fence,  -- executed FENCE operation
352 11 zero_gravi
    -- system time input from MTIME --
353 12 zero_gravi
    time_i         => mtime_time,   -- current system time
354 14 zero_gravi
    -- interrupts (risc-v compliant) --
355
    msw_irq_i      => msw_irq_i,    -- machine software interrupt
356
    mext_irq_i     => mext_irq_i,   -- machine external interrupt request
357
    mtime_irq_i    => mtime_irq,    -- machine timer interrupt
358
    -- fast interrupts (custom) --
359
    firq_i         => fast_irq
360 2 zero_gravi
  );
361
 
362 14 zero_gravi
  -- advanced memory control --
363
  fence_o  <= cpu_d.fence; -- indicates an executed FENCE operation
364
  fencei_o <= cpu_i.fence; -- indicates an executed FENCEI operation
365 2 zero_gravi
 
366 14 zero_gravi
  -- fast interrupts --
367
  fast_irq(0) <= wdt_irq; -- highest priority
368 23 zero_gravi
  fast_irq(1) <= gpio_irq or cfu_irq; -- can be triggered by GPIO pin-change or CFU
369 14 zero_gravi
  fast_irq(2) <= uart_irq;
370
  fast_irq(3) <= spi_irq or twi_irq; -- lowest priority, can be triggered by SPI or TWI
371
 
372
 
373 12 zero_gravi
  -- CPU Crossbar Switch --------------------------------------------------------------------
374
  -- -------------------------------------------------------------------------------------------
375
  neorv32_busswitch_inst: neorv32_busswitch
376
  generic map (
377
    PORT_CA_READ_ONLY => false, -- set if controller port A is read-only
378
    PORT_CB_READ_ONLY => true   -- set if controller port B is read-only
379
  )
380
  port map (
381
    -- global control --
382
    clk_i           => clk_i,        -- global clock, rising edge
383
    rstn_i          => sys_rstn,     -- global reset, low-active, async
384
    -- controller interface a --
385
    ca_bus_addr_i   => cpu_d.addr,   -- bus access address
386
    ca_bus_rdata_o  => cpu_d.rdata,  -- bus read data
387
    ca_bus_wdata_i  => cpu_d.wdata,  -- bus write data
388
    ca_bus_ben_i    => cpu_d.ben,    -- byte enable
389
    ca_bus_we_i     => cpu_d.we,     -- write enable
390
    ca_bus_re_i     => cpu_d.re,     -- read enable
391
    ca_bus_cancel_i => cpu_d.cancel, -- cancel current bus transaction
392
    ca_bus_ack_o    => cpu_d.ack,    -- bus transfer acknowledge
393
    ca_bus_err_o    => cpu_d.err,    -- bus transfer error
394
    -- controller interface b --
395
    cb_bus_addr_i   => cpu_i.addr,   -- bus access address
396
    cb_bus_rdata_o  => cpu_i.rdata,  -- bus read data
397
    cb_bus_wdata_i  => cpu_i.wdata,  -- bus write data
398
    cb_bus_ben_i    => cpu_i.ben,    -- byte enable
399
    cb_bus_we_i     => cpu_i.we,     -- write enable
400
    cb_bus_re_i     => cpu_i.re,     -- read enable
401
    cb_bus_cancel_i => cpu_i.cancel, -- cancel current bus transaction
402
    cb_bus_ack_o    => cpu_i.ack,    -- bus transfer acknowledge
403
    cb_bus_err_o    => cpu_i.err,    -- bus transfer error
404
    -- peripheral bus --
405
    p_bus_addr_o    => p_bus.addr,   -- bus access address
406
    p_bus_rdata_i   => p_bus.rdata,  -- bus read data
407
    p_bus_wdata_o   => p_bus.wdata,  -- bus write data
408
    p_bus_ben_o     => p_bus.ben,    -- byte enable
409
    p_bus_we_o      => p_bus.we,     -- write enable
410
    p_bus_re_o      => p_bus.re,     -- read enable
411
    p_bus_cancel_o  => p_bus.cancel, -- cancel current bus transaction
412
    p_bus_ack_i     => p_bus.ack,    -- bus transfer acknowledge
413
    p_bus_err_i     => p_bus.err     -- bus transfer error
414
  );
415 2 zero_gravi
 
416 14 zero_gravi
  -- processor bus: CPU data input --
417 12 zero_gravi
  p_bus.rdata <= (imem_rdata or dmem_rdata or bootrom_rdata) or wishbone_rdata or (gpio_rdata or mtime_rdata or uart_rdata or
418 30 zero_gravi
                 spi_rdata or twi_rdata or pwm_rdata or wdt_rdata or trng_rdata or cfu_rdata or sysinfo_rdata);
419 2 zero_gravi
 
420 14 zero_gravi
  -- processor bus: CPU data ACK input --
421 12 zero_gravi
  p_bus.ack <= (imem_ack or dmem_ack or bootrom_ack) or wishbone_ack or (gpio_ack or mtime_ack or uart_ack or
422 30 zero_gravi
               spi_ack or twi_ack or pwm_ack or wdt_ack or trng_ack or cfu_ack or sysinfo_ack);
423 12 zero_gravi
 
424 14 zero_gravi
  -- processor bus: CPU data bus error input --
425 12 zero_gravi
  p_bus.err <= wishbone_err;
426
 
427
 
428 2 zero_gravi
  -- Processor-Internal Instruction Memory (IMEM) -------------------------------------------
429
  -- -------------------------------------------------------------------------------------------
430
  neorv32_int_imem_inst_true:
431
  if (MEM_INT_IMEM_USE = true) generate
432
    neorv32_int_imem_inst: neorv32_imem
433
    generic map (
434 23 zero_gravi
      IMEM_BASE      => imem_base_c,       -- memory base address
435 2 zero_gravi
      IMEM_SIZE      => MEM_INT_IMEM_SIZE, -- processor-internal instruction memory size in bytes
436
      IMEM_AS_ROM    => MEM_INT_IMEM_ROM,  -- implement IMEM as read-only memory?
437
      BOOTLOADER_USE => BOOTLOADER_USE     -- implement and use bootloader?
438
    )
439
    port map (
440 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
441
      rden_i => p_bus.re,    -- read enable
442
      wren_i => p_bus.we,    -- write enable
443
      ben_i  => p_bus.ben,   -- byte write enable
444
      upen_i => '1',         -- update enable
445
      addr_i => p_bus.addr,  -- address
446
      data_i => p_bus.wdata, -- data in
447
      data_o => imem_rdata,  -- data out
448
      ack_o  => imem_ack     -- transfer acknowledge
449 2 zero_gravi
    );
450
  end generate;
451
 
452
  neorv32_int_imem_inst_false:
453
  if (MEM_INT_IMEM_USE = false) generate
454
    imem_rdata <= (others => '0');
455
    imem_ack   <= '0';
456
  end generate;
457
 
458
 
459
  -- Processor-Internal Data Memory (DMEM) --------------------------------------------------
460
  -- -------------------------------------------------------------------------------------------
461
  neorv32_int_dmem_inst_true:
462
  if (MEM_INT_DMEM_USE = true) generate
463
    neorv32_int_dmem_inst: neorv32_dmem
464
    generic map (
465 23 zero_gravi
      DMEM_BASE => dmem_base_c,      -- memory base address
466 2 zero_gravi
      DMEM_SIZE => MEM_INT_DMEM_SIZE -- processor-internal data memory size in bytes
467
    )
468
    port map (
469 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
470
      rden_i => p_bus.re,    -- read enable
471
      wren_i => p_bus.we,    -- write enable
472
      ben_i  => p_bus.ben,   -- byte write enable
473
      addr_i => p_bus.addr,  -- address
474
      data_i => p_bus.wdata, -- data in
475
      data_o => dmem_rdata,  -- data out
476
      ack_o  => dmem_ack     -- transfer acknowledge
477 2 zero_gravi
    );
478
  end generate;
479
 
480
  neorv32_int_dmem_inst_false:
481
  if (MEM_INT_DMEM_USE = false) generate
482
    dmem_rdata <= (others => '0');
483
    dmem_ack   <= '0';
484
  end generate;
485
 
486
 
487
  -- Processor-Internal Bootloader ROM (BOOTROM) --------------------------------------------
488
  -- -------------------------------------------------------------------------------------------
489
  neorv32_boot_rom_inst_true:
490
  if (BOOTLOADER_USE = true) generate
491
    neorv32_boot_rom_inst: neorv32_boot_rom
492 23 zero_gravi
    generic map (
493
      BOOTROM_BASE => boot_rom_base_c, -- boot ROM base address
494
      BOOTROM_SIZE => boot_rom_size_c  -- processor-internal boot TOM memory size in bytes
495
    )
496 2 zero_gravi
    port map (
497
      clk_i  => clk_i,         -- global clock line
498 12 zero_gravi
      rden_i => p_bus.re,      -- read enable
499
      addr_i => p_bus.addr,    -- address
500 2 zero_gravi
      data_o => bootrom_rdata, -- data out
501
      ack_o  => bootrom_ack    -- transfer acknowledge
502
    );
503
  end generate;
504
 
505
  neorv32_boot_rom_inst_false:
506
  if (BOOTLOADER_USE = false) generate
507
    bootrom_rdata <= (others => '0');
508
    bootrom_ack   <= '0';
509
  end generate;
510
 
511
 
512
  -- External Wishbone Gateway (WISHBONE) ---------------------------------------------------
513
  -- -------------------------------------------------------------------------------------------
514
  neorv32_wishbone_inst_true:
515
  if (MEM_EXT_USE = true) generate
516
    neorv32_wishbone_inst: neorv32_wishbone
517
    generic map (
518
      INTERFACE_REG_STAGES => MEM_EXT_REG_STAGES, -- number of interface register stages (0,1,2)
519 31 zero_gravi
      WB_PIPELINED_MODE    => wb_pipe_mode_c,     -- false: classic/standard wishbone mode, true: pipelined wishbone mode
520 23 zero_gravi
      -- Internal instruction memory --
521 12 zero_gravi
      MEM_INT_IMEM_USE     => MEM_INT_IMEM_USE,   -- implement processor-internal instruction memory
522
      MEM_INT_IMEM_SIZE    => MEM_INT_IMEM_SIZE,  -- size of processor-internal instruction memory in bytes
523 23 zero_gravi
      -- Internal data memory --
524 12 zero_gravi
      MEM_INT_DMEM_USE     => MEM_INT_DMEM_USE,   -- implement processor-internal data memory
525
      MEM_INT_DMEM_SIZE    => MEM_INT_DMEM_SIZE   -- size of processor-internal data memory in bytes
526 2 zero_gravi
    )
527
    port map (
528
      -- global control --
529
      clk_i    => clk_i,          -- global clock line
530
      rstn_i   => sys_rstn,       -- global reset line, low-active
531
      -- host access --
532 12 zero_gravi
      addr_i   => p_bus.addr,     -- address
533
      rden_i   => p_bus.re,       -- read enable
534
      wren_i   => p_bus.we,       -- write enable
535
      ben_i    => p_bus.ben,      -- byte write enable
536
      data_i   => p_bus.wdata,    -- data in
537 2 zero_gravi
      data_o   => wishbone_rdata, -- data out
538 12 zero_gravi
      cancel_i => p_bus.cancel,   -- cancel current transaction
539 2 zero_gravi
      ack_o    => wishbone_ack,   -- transfer acknowledge
540
      err_o    => wishbone_err,   -- transfer error
541
      -- wishbone interface --
542
      wb_adr_o => wb_adr_o,       -- address
543
      wb_dat_i => wb_dat_i,       -- read data
544
      wb_dat_o => wb_dat_o,       -- write data
545
      wb_we_o  => wb_we_o,        -- read/write
546
      wb_sel_o => wb_sel_o,       -- byte enable
547
      wb_stb_o => wb_stb_o,       -- strobe
548
      wb_cyc_o => wb_cyc_o,       -- valid cycle
549
      wb_ack_i => wb_ack_i,       -- transfer acknowledge
550
      wb_err_i => wb_err_i        -- transfer error
551
    );
552
  end generate;
553
 
554
  neorv32_wishbone_inst_false:
555
  if (MEM_EXT_USE = false) generate
556
    wishbone_rdata <= (others => '0');
557
    wishbone_ack   <= '0';
558
    wishbone_err   <= '0';
559
    --
560
    wb_adr_o <= (others => '0');
561
    wb_dat_o <= (others => '0');
562
    wb_we_o  <= '0';
563
    wb_sel_o <= (others => '0');
564
    wb_stb_o <= '0';
565
    wb_cyc_o <= '0';
566
  end generate;
567
 
568
 
569
  -- IO Access? -----------------------------------------------------------------------------
570
  -- -------------------------------------------------------------------------------------------
571 12 zero_gravi
  io_acc  <= '1' when (p_bus.addr(data_width_c-1 downto index_size_f(io_size_c)) = io_base_c(data_width_c-1 downto index_size_f(io_size_c))) else '0';
572
  io_rden <= io_acc and p_bus.re;
573 22 zero_gravi
  -- the peripheral/IO devices in the IO area can only be written in word mode (reduces HW complexity)
574
  io_wren <= io_acc and p_bus.we and p_bus.ben(3) and p_bus.ben(2) and p_bus.ben(1) and p_bus.ben(0);
575 2 zero_gravi
 
576
 
577
  -- General Purpose Input/Output Port (GPIO) -----------------------------------------------
578
  -- -------------------------------------------------------------------------------------------
579
  neorv32_gpio_inst_true:
580
  if (IO_GPIO_USE = true) generate
581
    neorv32_gpio_inst: neorv32_gpio
582
    port map (
583
      -- host access --
584 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
585
      addr_i => p_bus.addr,  -- address
586
      rden_i => io_rden,     -- read enable
587
      wren_i => io_wren,     -- write enable
588
      data_i => p_bus.wdata, -- data in
589
      data_o => gpio_rdata,  -- data out
590
      ack_o  => gpio_ack,    -- transfer acknowledge
591 2 zero_gravi
      -- parallel io --
592
      gpio_o => gpio_o,
593
      gpio_i => gpio_i,
594
      -- interrupt --
595 12 zero_gravi
      irq_o  => gpio_irq     -- pin-change interrupt
596 2 zero_gravi
    );
597
  end generate;
598
 
599
  neorv32_gpio_inst_false:
600
  if (IO_GPIO_USE = false) generate
601
    gpio_rdata <= (others => '0');
602
    gpio_ack   <= '0';
603
    gpio_o     <= (others => '0');
604
    gpio_irq   <= '0';
605
  end generate;
606
 
607
 
608
  -- Watch Dog Timer (WDT) ------------------------------------------------------------------
609
  -- -------------------------------------------------------------------------------------------
610
  neorv32_wdt_inst_true:
611
  if (IO_WDT_USE = true) generate
612
    neorv32_wdt_inst: neorv32_wdt
613
    port map (
614
      -- host access --
615 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
616
      rstn_i      => ext_rstn,    -- global reset line, low-active
617
      rden_i      => io_rden,     -- read enable
618
      wren_i      => io_wren,     -- write enable
619
      addr_i      => p_bus.addr,  -- address
620
      data_i      => p_bus.wdata, -- data in
621
      data_o      => wdt_rdata,   -- data out
622
      ack_o       => wdt_ack,     -- transfer acknowledge
623 2 zero_gravi
      -- clock generator --
624 12 zero_gravi
      clkgen_en_o => wdt_cg_en,   -- enable clock generator
625 2 zero_gravi
      clkgen_i    => clk_gen,
626
      -- timeout event --
627 12 zero_gravi
      irq_o       => wdt_irq,     -- timeout IRQ
628
      rstn_o      => wdt_rstn     -- timeout reset, low_active, use it as async!
629 2 zero_gravi
    );
630
  end generate;
631
 
632
  neorv32_wdt_inst_false:
633
  if (IO_WDT_USE = false) generate
634
    wdt_rdata <= (others => '0');
635
    wdt_ack   <= '0';
636
    wdt_irq   <= '0';
637
    wdt_rstn  <= '1';
638
    wdt_cg_en <= '0';
639
  end generate;
640
 
641
 
642
  -- Machine System Timer (MTIME) -----------------------------------------------------------
643
  -- -------------------------------------------------------------------------------------------
644
  neorv32_mtime_inst_true:
645
  if (IO_MTIME_USE = true) generate
646
    neorv32_mtime_inst: neorv32_mtime
647
    port map (
648
      -- host access --
649 12 zero_gravi
      clk_i     => clk_i,       -- global clock line
650
      rstn_i    => sys_rstn,    -- global reset, low-active, async
651
      addr_i    => p_bus.addr,  -- address
652
      rden_i    => io_rden,     -- read enable
653
      wren_i    => io_wren,     -- write enable
654
      data_i    => p_bus.wdata, -- data in
655
      data_o    => mtime_rdata, -- data out
656
      ack_o     => mtime_ack,   -- transfer acknowledge
657 11 zero_gravi
      -- time output for CPU --
658 12 zero_gravi
      time_o    => mtime_time,  -- current system time
659 2 zero_gravi
      -- interrupt --
660 12 zero_gravi
      irq_o     => mtime_irq    -- interrupt request
661 2 zero_gravi
    );
662
  end generate;
663
 
664
  neorv32_mtime_inst_false:
665
  if (IO_MTIME_USE = false) generate
666
    mtime_rdata <= (others => '0');
667 11 zero_gravi
    mtime_time  <= (others => '0');
668 2 zero_gravi
    mtime_ack   <= '0';
669
    mtime_irq   <= '0';
670
  end generate;
671
 
672
 
673
  -- Universal Asynchronous Receiver/Transmitter (UART) -------------------------------------
674
  -- -------------------------------------------------------------------------------------------
675
  neorv32_uart_inst_true:
676
  if (IO_UART_USE = true) generate
677
    neorv32_uart_inst: neorv32_uart
678
    port map (
679
      -- host access --
680 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
681
      addr_i      => p_bus.addr,  -- address
682
      rden_i      => io_rden,     -- read enable
683
      wren_i      => io_wren,     -- write enable
684
      data_i      => p_bus.wdata, -- data in
685
      data_o      => uart_rdata,  -- data out
686
      ack_o       => uart_ack,    -- transfer acknowledge
687 2 zero_gravi
      -- clock generator --
688 12 zero_gravi
      clkgen_en_o => uart_cg_en,  -- enable clock generator
689 2 zero_gravi
      clkgen_i    => clk_gen,
690
      -- com lines --
691
      uart_txd_o  => uart_txd_o,
692
      uart_rxd_i  => uart_rxd_i,
693
      -- interrupts --
694 12 zero_gravi
      uart_irq_o  => uart_irq     -- uart rx/tx interrupt
695 2 zero_gravi
    );
696
  end generate;
697
 
698
  neorv32_uart_inst_false:
699
  if (IO_UART_USE = false) generate
700
    uart_rdata <= (others => '0');
701
    uart_ack   <= '0';
702
    uart_txd_o <= '0';
703
    uart_cg_en <= '0';
704
    uart_irq   <= '0';
705
  end generate;
706
 
707
 
708
  -- Serial Peripheral Interface (SPI) ------------------------------------------------------
709
  -- -------------------------------------------------------------------------------------------
710
  neorv32_spi_inst_true:
711
  if (IO_SPI_USE = true) generate
712
    neorv32_spi_inst: neorv32_spi
713
    port map (
714
      -- host access --
715 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
716
      addr_i      => p_bus.addr,  -- address
717
      rden_i      => io_rden,     -- read enable
718
      wren_i      => io_wren,     -- write enable
719
      data_i      => p_bus.wdata, -- data in
720
      data_o      => spi_rdata,   -- data out
721
      ack_o       => spi_ack,     -- transfer acknowledge
722 2 zero_gravi
      -- clock generator --
723 12 zero_gravi
      clkgen_en_o => spi_cg_en,   -- enable clock generator
724 2 zero_gravi
      clkgen_i    => clk_gen,
725
      -- com lines --
726 12 zero_gravi
      spi_sck_o   => spi_sck_o,   -- SPI serial clock
727
      spi_sdo_o   => spi_sdo_o,   -- controller data out, peripheral data in
728
      spi_sdi_i   => spi_sdi_i,   -- controller data in, peripheral data out
729
      spi_csn_o   => spi_csn_o,   -- SPI CS
730 2 zero_gravi
      -- interrupt --
731 12 zero_gravi
      spi_irq_o   => spi_irq      -- transmission done interrupt
732 2 zero_gravi
    );
733
  end generate;
734
 
735
  neorv32_spi_inst_false:
736
  if (IO_SPI_USE = false) generate
737
    spi_rdata  <= (others => '0');
738
    spi_ack    <= '0';
739 6 zero_gravi
    spi_sck_o  <= '0';
740
    spi_sdo_o  <= '0';
741 2 zero_gravi
    spi_csn_o  <= (others => '1'); -- CSn lines are low-active
742
    spi_cg_en  <= '0';
743
    spi_irq    <= '0';
744
  end generate;
745
 
746
 
747
  -- Two-Wire Interface (TWI) ---------------------------------------------------------------
748
  -- -------------------------------------------------------------------------------------------
749
  neorv32_twi_inst_true:
750
  if (IO_TWI_USE = true) generate
751
    neorv32_twi_inst: neorv32_twi
752
    port map (
753
      -- host access --
754 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
755
      addr_i      => p_bus.addr,  -- address
756
      rden_i      => io_rden,     -- read enable
757
      wren_i      => io_wren,     -- write enable
758
      data_i      => p_bus.wdata, -- data in
759
      data_o      => twi_rdata,   -- data out
760
      ack_o       => twi_ack,     -- transfer acknowledge
761 2 zero_gravi
      -- clock generator --
762 12 zero_gravi
      clkgen_en_o => twi_cg_en,   -- enable clock generator
763 2 zero_gravi
      clkgen_i    => clk_gen,
764
      -- com lines --
765 12 zero_gravi
      twi_sda_io  => twi_sda_io,  -- serial data line
766
      twi_scl_io  => twi_scl_io,  -- serial clock line
767 2 zero_gravi
      -- interrupt --
768 12 zero_gravi
      twi_irq_o   => twi_irq      -- transfer done IRQ
769 2 zero_gravi
    );
770
  end generate;
771
 
772
  neorv32_twi_inst_false:
773
  if (IO_TWI_USE = false) generate
774
    twi_rdata  <= (others => '0');
775
    twi_ack    <= '0';
776
--  twi_sda_io <= 'H';
777
--  twi_scl_io <= 'H';
778
    twi_cg_en  <= '0';
779
    twi_irq    <= '0';
780
  end generate;
781
 
782
 
783
  -- Pulse-Width Modulation Controller (PWM) ------------------------------------------------
784
  -- -------------------------------------------------------------------------------------------
785
  neorv32_pwm_inst_true:
786
  if (IO_PWM_USE = true) generate
787
    neorv32_pwm_inst: neorv32_pwm
788
    port map (
789
      -- host access --
790 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
791
      addr_i      => p_bus.addr,  -- address
792
      rden_i      => io_rden,     -- read enable
793
      wren_i      => io_wren,     -- write enable
794
      data_i      => p_bus.wdata, -- data in
795
      data_o      => pwm_rdata,   -- data out
796
      ack_o       => pwm_ack,     -- transfer acknowledge
797 2 zero_gravi
      -- clock generator --
798 12 zero_gravi
      clkgen_en_o => pwm_cg_en,   -- enable clock generator
799 2 zero_gravi
      clkgen_i    => clk_gen,
800
      -- pwm output channels --
801
      pwm_o       => pwm_o
802
    );
803
  end generate;
804
 
805
  neorv32_pwm_inst_false:
806
  if (IO_PWM_USE = false) generate
807
    pwm_rdata <= (others => '0');
808
    pwm_ack   <= '0';
809
    pwm_cg_en <= '0';
810
    pwm_o     <= (others => '0');
811
  end generate;
812
 
813
 
814
  -- True Random Number Generator (TRNG) ----------------------------------------------------
815
  -- -------------------------------------------------------------------------------------------
816
  neorv32_trng_inst_true:
817
  if (IO_TRNG_USE = true) generate
818
    neorv32_trng_inst: neorv32_trng
819
    port map (
820
      -- host access --
821 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
822
      addr_i => p_bus.addr,  -- address
823
      rden_i => io_rden,     -- read enable
824
      wren_i => io_wren,     -- write enable
825
      data_i => p_bus.wdata, -- data in
826
      data_o => trng_rdata,  -- data out
827
      ack_o  => trng_ack     -- transfer acknowledge
828 2 zero_gravi
    );
829
  end generate;
830
 
831
  neorv32_trng_inst_false:
832
  if (IO_TRNG_USE = false) generate
833
    trng_rdata <= (others => '0');
834
    trng_ack   <= '0';
835
  end generate;
836
 
837
 
838 23 zero_gravi
  -- Custom Functions Unit (CFU) ------------------------------------------------------------
839
  -- -------------------------------------------------------------------------------------------
840
  neorv32_cfu_inst_true:
841
  if (IO_CFU_USE = true) generate
842
    neorv32_cfu_inst: neorv32_cfu
843
    port map (
844
      -- host access --
845
      clk_i       => clk_i,       -- global clock line
846
      rstn_i      => sys_rstn,    -- global reset line, low-active, use as async
847
      addr_i      => p_bus.addr,  -- address
848
      rden_i      => io_rden,     -- read enable
849
      wren_i      => io_wren,     -- write enable
850
      data_i      => p_bus.wdata, -- data in
851
      data_o      => cfu_rdata,   -- data out
852
      ack_o       => cfu_ack,     -- transfer acknowledge
853
      -- clock generator --
854
      clkgen_en_o => cfu_cg_en,   -- enable clock generator
855
      clkgen_i    => clk_gen,     -- "clock" inputs
856
      -- interrupt --
857
      irq_o       => cfu_irq
858
      -- custom io --
859
      -- ...
860
    );
861
  end generate;
862
 
863
  neorv32_cfu_inst_false:
864
  if (IO_CFU_USE = false) generate
865
    cfu_rdata <= (others => '0');
866
    cfu_ack   <= '0';
867
    cfu_cg_en <= '0';
868
    cfu_irq   <= '0';
869
  end generate;
870
 
871
 
872 12 zero_gravi
  -- System Configuration Information Memory (SYSINFO) --------------------------------------
873
  -- -------------------------------------------------------------------------------------------
874
  neorv32_sysinfo_inst: neorv32_sysinfo
875
  generic map (
876
    -- General --
877
    CLOCK_FREQUENCY   => CLOCK_FREQUENCY,   -- clock frequency of clk_i in Hz
878
    BOOTLOADER_USE    => BOOTLOADER_USE,    -- implement processor-internal bootloader?
879
    USER_CODE         => USER_CODE,         -- custom user code
880 23 zero_gravi
    -- internal Instruction memory --
881 12 zero_gravi
    MEM_INT_IMEM_USE  => MEM_INT_IMEM_USE,  -- implement processor-internal instruction memory
882
    MEM_INT_IMEM_SIZE => MEM_INT_IMEM_SIZE, -- size of processor-internal instruction memory in bytes
883
    MEM_INT_IMEM_ROM  => MEM_INT_IMEM_ROM,  -- implement processor-internal instruction memory as ROM
884 23 zero_gravi
    -- Internal Data memory --
885 12 zero_gravi
    MEM_INT_DMEM_USE  => MEM_INT_DMEM_USE,  -- implement processor-internal data memory
886
    MEM_INT_DMEM_SIZE => MEM_INT_DMEM_SIZE, -- size of processor-internal data memory in bytes
887 23 zero_gravi
    -- External memory interface --
888 12 zero_gravi
    MEM_EXT_USE       => MEM_EXT_USE,       -- implement external memory bus interface?
889
    -- Processor peripherals --
890
    IO_GPIO_USE       => IO_GPIO_USE,       -- implement general purpose input/output port unit (GPIO)?
891
    IO_MTIME_USE      => IO_MTIME_USE,      -- implement machine system timer (MTIME)?
892
    IO_UART_USE       => IO_UART_USE,       -- implement universal asynchronous receiver/transmitter (UART)?
893
    IO_SPI_USE        => IO_SPI_USE,        -- implement serial peripheral interface (SPI)?
894
    IO_TWI_USE        => IO_TWI_USE,        -- implement two-wire interface (TWI)?
895
    IO_PWM_USE        => IO_PWM_USE,        -- implement pulse-width modulation unit (PWM)?
896
    IO_WDT_USE        => IO_WDT_USE,        -- implement watch dog timer (WDT)?
897
    IO_TRNG_USE       => IO_TRNG_USE,       -- implement true random number generator (TRNG)?
898 23 zero_gravi
    IO_CFU_USE        => IO_CFU_USE         -- implement custom functions unit (CFU)?
899 12 zero_gravi
  )
900
  port map (
901
    -- host access --
902
    clk_i  => clk_i,         -- global clock line
903
    addr_i => p_bus.addr,    -- address
904
    rden_i => io_rden,       -- read enable
905
    data_o => sysinfo_rdata, -- data out
906
    ack_o  => sysinfo_ack    -- transfer acknowledge
907
  );
908
 
909
 
910 2 zero_gravi
end neorv32_top_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.