OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_top.vhd] - Blame information for rev 35

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - Processor Top Entity >>                                                          #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # This is the top entity of the NEORV32 PROCESSOR. Instantiate this unit in your own project    #
5 2 zero_gravi
-- # and define all the configuration generics according to your needs. Alternatively, you can use #
6 18 zero_gravi
-- # one of the alternative top entities provided in the "rtl/top_templates" folder.               #
7
-- #                                                                                               #
8 23 zero_gravi
-- # Check the processor's data sheet for more information: docs/NEORV32.pdf                       #
9 2 zero_gravi
-- # ********************************************************************************************* #
10
-- # BSD 3-Clause License                                                                          #
11
-- #                                                                                               #
12
-- # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
13
-- #                                                                                               #
14
-- # Redistribution and use in source and binary forms, with or without modification, are          #
15
-- # permitted provided that the following conditions are met:                                     #
16
-- #                                                                                               #
17
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
18
-- #    conditions and the following disclaimer.                                                   #
19
-- #                                                                                               #
20
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
21
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
22
-- #    provided with the distribution.                                                            #
23
-- #                                                                                               #
24
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
25
-- #    endorse or promote products derived from this software without specific prior written      #
26
-- #    permission.                                                                                #
27
-- #                                                                                               #
28
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
29
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
30
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
31
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
32
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
33
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
34
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
35
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
36
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
37
-- # ********************************************************************************************* #
38
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
39
-- #################################################################################################
40
 
41
library ieee;
42
use ieee.std_logic_1164.all;
43
use ieee.numeric_std.all;
44
 
45
library neorv32;
46
use neorv32.neorv32_package.all;
47
 
48
entity neorv32_top is
49
  generic (
50
    -- General --
51 12 zero_gravi
    CLOCK_FREQUENCY              : natural := 0;      -- clock frequency of clk_i in Hz
52 8 zero_gravi
    BOOTLOADER_USE               : boolean := true;   -- implement processor-internal bootloader?
53 12 zero_gravi
    USER_CODE                    : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
54 2 zero_gravi
    -- RISC-V CPU Extensions --
55 11 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false;  -- implement compressed extension?
56 8 zero_gravi
    CPU_EXTENSION_RISCV_E        : boolean := false;  -- implement embedded RF extension?
57 11 zero_gravi
    CPU_EXTENSION_RISCV_M        : boolean := false;  -- implement muld/div extension?
58 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false;  -- implement user mode extension?
59 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;   -- implement CSR system?
60
    CPU_EXTENSION_RISCV_Zifencei : boolean := true;   -- implement instruction stream sync.?
61 19 zero_gravi
    -- Extension Options --
62 23 zero_gravi
    FAST_MUL_EN                  : boolean := false;  -- use DSPs for M extension's multiplier
63 34 zero_gravi
    FAST_SHIFT_EN                : boolean := false; -- use barrel shifter for shift operations
64 15 zero_gravi
    -- Physical Memory Protection (PMP) --
65 23 zero_gravi
    PMP_USE                      : boolean := false;  -- implement PMP?
66
    PMP_NUM_REGIONS              : natural := 4;      -- number of regions (max 8)
67
    PMP_GRANULARITY              : natural := 14;     -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
68
    -- Internal Instruction memory --
69 8 zero_gravi
    MEM_INT_IMEM_USE             : boolean := true;   -- implement processor-internal instruction memory
70
    MEM_INT_IMEM_SIZE            : natural := 16*1024; -- size of processor-internal instruction memory in bytes
71
    MEM_INT_IMEM_ROM             : boolean := false;  -- implement processor-internal instruction memory as ROM
72 23 zero_gravi
    -- Internal Data memory --
73 8 zero_gravi
    MEM_INT_DMEM_USE             : boolean := true;   -- implement processor-internal data memory
74
    MEM_INT_DMEM_SIZE            : natural := 8*1024; -- size of processor-internal data memory in bytes
75 23 zero_gravi
    -- External memory interface --
76 8 zero_gravi
    MEM_EXT_USE                  : boolean := false;  -- implement external memory bus interface?
77 2 zero_gravi
    -- Processor peripherals --
78 8 zero_gravi
    IO_GPIO_USE                  : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
79
    IO_MTIME_USE                 : boolean := true;   -- implement machine system timer (MTIME)?
80
    IO_UART_USE                  : boolean := true;   -- implement universal asynchronous receiver/transmitter (UART)?
81
    IO_SPI_USE                   : boolean := true;   -- implement serial peripheral interface (SPI)?
82
    IO_TWI_USE                   : boolean := true;   -- implement two-wire interface (TWI)?
83
    IO_PWM_USE                   : boolean := true;   -- implement pulse-width modulation unit (PWM)?
84
    IO_WDT_USE                   : boolean := true;   -- implement watch dog timer (WDT)?
85
    IO_TRNG_USE                  : boolean := false;  -- implement true random number generator (TRNG)?
86 34 zero_gravi
    IO_CFU0_USE                  : boolean := false;  -- implement custom functions unit 0 (CFU0)?
87
    IO_CFU1_USE                  : boolean := false   -- implement custom functions unit 1 (CFU1)?
88 2 zero_gravi
  );
89
  port (
90
    -- Global control --
91 34 zero_gravi
    clk_i       : in  std_ulogic := '0'; -- global clock, rising edge
92
    rstn_i      : in  std_ulogic := '0'; -- global reset, low-active, async
93 2 zero_gravi
    -- Wishbone bus interface (available if MEM_EXT_USE = true) --
94 34 zero_gravi
    wb_adr_o    : out std_ulogic_vector(31 downto 0); -- address
95
    wb_dat_i    : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- read data
96
    wb_dat_o    : out std_ulogic_vector(31 downto 0); -- write data
97
    wb_we_o     : out std_ulogic; -- read/write
98
    wb_sel_o    : out std_ulogic_vector(03 downto 0); -- byte enable
99
    wb_stb_o    : out std_ulogic; -- strobe
100
    wb_cyc_o    : out std_ulogic; -- valid cycle
101
    wb_ack_i    : in  std_ulogic := '0'; -- transfer acknowledge
102
    wb_err_i    : in  std_ulogic := '0'; -- transfer error
103 12 zero_gravi
    -- Advanced memory control signals (available if MEM_EXT_USE = true) --
104 35 zero_gravi
    priv_o      : out std_ulogic_vector(1 downto 0); -- current CPU privilege level
105 34 zero_gravi
    fence_o     : out std_ulogic; -- indicates an executed FENCE operation
106
    fencei_o    : out std_ulogic; -- indicates an executed FENCEI operation
107 2 zero_gravi
    -- GPIO (available if IO_GPIO_USE = true) --
108 34 zero_gravi
    gpio_o      : out std_ulogic_vector(31 downto 0); -- parallel output
109
    gpio_i      : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- parallel input
110 2 zero_gravi
    -- UART (available if IO_UART_USE = true) --
111 34 zero_gravi
    uart_txd_o  : out std_ulogic; -- UART send data
112
    uart_rxd_i  : in  std_ulogic := '0'; -- UART receive data
113 2 zero_gravi
    -- SPI (available if IO_SPI_USE = true) --
114 34 zero_gravi
    spi_sck_o   : out std_ulogic; -- SPI serial clock
115
    spi_sdo_o   : out std_ulogic; -- controller data out, peripheral data in
116
    spi_sdi_i   : in  std_ulogic := '0'; -- controller data in, peripheral data out
117
    spi_csn_o   : out std_ulogic_vector(07 downto 0); -- SPI CS
118 2 zero_gravi
    -- TWI (available if IO_TWI_USE = true) --
119 35 zero_gravi
    twi_sda_io  : inout std_logic; -- twi serial data line
120
    twi_scl_io  : inout std_logic; -- twi serial clock line
121 2 zero_gravi
    -- PWM (available if IO_PWM_USE = true) --
122 34 zero_gravi
    pwm_o       : out std_ulogic_vector(03 downto 0); -- pwm channels
123 14 zero_gravi
    -- Interrupts --
124 34 zero_gravi
    mtime_irq_i : in  std_ulogic := '0'; -- machine timer interrupt, available if IO_MTIME_USE = false
125
    msw_irq_i   : in  std_ulogic := '0'; -- machine software interrupt
126
    mext_irq_i  : in  std_ulogic := '0'  -- machine external interrupt
127 2 zero_gravi
  );
128
end neorv32_top;
129
 
130
architecture neorv32_top_rtl of neorv32_top is
131
 
132 12 zero_gravi
  -- CPU boot address --
133 23 zero_gravi
  constant cpu_boot_addr_c : std_ulogic_vector(31 downto 0) := cond_sel_stdulogicvector_f(BOOTLOADER_USE, boot_rom_base_c, ispace_base_c);
134 12 zero_gravi
 
135 29 zero_gravi
  -- alignment check for internal memories --
136
  constant imem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) := (others => '0');
137
  constant dmem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) := (others => '0');
138
 
139 2 zero_gravi
  -- reset generator --
140
  signal rstn_i_sync0 : std_ulogic;
141
  signal rstn_i_sync1 : std_ulogic;
142
  signal rstn_i_sync2 : std_ulogic;
143
  signal rstn_gen     : std_ulogic_vector(3 downto 0);
144
  signal ext_rstn     : std_ulogic;
145
  signal sys_rstn     : std_ulogic;
146
  signal wdt_rstn     : std_ulogic;
147
 
148
  -- clock generator --
149
  signal clk_div    : std_ulogic_vector(11 downto 0);
150
  signal clk_div_ff : std_ulogic_vector(11 downto 0);
151
  signal clk_gen    : std_ulogic_vector(07 downto 0);
152
  signal wdt_cg_en  : std_ulogic;
153
  signal uart_cg_en : std_ulogic;
154
  signal spi_cg_en  : std_ulogic;
155
  signal twi_cg_en  : std_ulogic;
156
  signal pwm_cg_en  : std_ulogic;
157 34 zero_gravi
  signal cfu0_cg_en : std_ulogic;
158
  signal cfu1_cg_en : std_ulogic;
159 2 zero_gravi
 
160 12 zero_gravi
  -- bus interface --
161
  type bus_interface_t is record
162 11 zero_gravi
    addr   : std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
163
    rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
164
    wdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
165
    ben    : std_ulogic_vector(03 downto 0); -- byte enable
166
    we     : std_ulogic; -- write enable
167
    re     : std_ulogic; -- read enable
168
    cancel : std_ulogic; -- cancel current transfer
169
    ack    : std_ulogic; -- bus transfer acknowledge
170
    err    : std_ulogic; -- bus transfer error
171 12 zero_gravi
    fence  : std_ulogic; -- fence(i) instruction executed
172 35 zero_gravi
    priv   : std_ulogic_vector(1 downto 0); -- current privilege level
173 11 zero_gravi
  end record;
174 12 zero_gravi
  signal cpu_i, cpu_d, p_bus : bus_interface_t;
175 2 zero_gravi
 
176
  -- io space access --
177
  signal io_acc  : std_ulogic;
178
  signal io_rden : std_ulogic;
179
  signal io_wren : std_ulogic;
180
 
181
  -- read-back busses -
182
  signal imem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
183
  signal imem_ack       : std_ulogic;
184
  signal dmem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
185
  signal dmem_ack       : std_ulogic;
186
  signal bootrom_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
187
  signal bootrom_ack    : std_ulogic;
188
  signal wishbone_rdata : std_ulogic_vector(data_width_c-1 downto 0);
189
  signal wishbone_ack   : std_ulogic;
190
  signal wishbone_err   : std_ulogic;
191
  signal gpio_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
192
  signal gpio_ack       : std_ulogic;
193
  signal mtime_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
194
  signal mtime_ack      : std_ulogic;
195
  signal uart_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
196
  signal uart_ack       : std_ulogic;
197
  signal spi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
198
  signal spi_ack        : std_ulogic;
199
  signal twi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
200
  signal twi_ack        : std_ulogic;
201
  signal pwm_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
202
  signal pwm_ack        : std_ulogic;
203
  signal wdt_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
204
  signal wdt_ack        : std_ulogic;
205
  signal trng_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
206
  signal trng_ack       : std_ulogic;
207 34 zero_gravi
  signal cfu0_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
208
  signal cfu0_ack       : std_ulogic;
209
  signal cfu1_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
210
  signal cfu1_ack       : std_ulogic;
211 12 zero_gravi
  signal sysinfo_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
212
  signal sysinfo_ack    : std_ulogic;
213 2 zero_gravi
 
214
  -- IRQs --
215
  signal mtime_irq : std_ulogic;
216 14 zero_gravi
  signal fast_irq  : std_ulogic_vector(3 downto 0);
217 2 zero_gravi
  signal gpio_irq  : std_ulogic;
218
  signal wdt_irq   : std_ulogic;
219
  signal uart_irq  : std_ulogic;
220
  signal spi_irq   : std_ulogic;
221
  signal twi_irq   : std_ulogic;
222
 
223 11 zero_gravi
  -- misc --
224
  signal mtime_time : std_ulogic_vector(63 downto 0); -- current system time from MTIME
225
 
226 2 zero_gravi
begin
227
 
228
  -- Sanity Checks --------------------------------------------------------------------------
229
  -- -------------------------------------------------------------------------------------------
230 23 zero_gravi
  -- internal bootloader ROM --
231
  assert not ((BOOTLOADER_USE = true) and (boot_rom_size_c > boot_rom_max_size_c)) report "NEORV32 PROCESSOR CONFIG ERROR! Boot ROM size out of range." severity error;
232
  assert not ((BOOTLOADER_USE = true) and (MEM_INT_IMEM_ROM = true)) report "NEORV32 PROCESSOR CONFIG WARNING! IMEM is configured as read-only. Bootloader will not be able to load new executables." severity warning;
233
  -- memory system - data/instruction fetch --
234
  assert not ((MEM_EXT_USE = false) and (MEM_INT_DMEM_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch data without external memory interface and internal data memory." severity error;
235
  assert not ((MEM_EXT_USE = false) and (MEM_INT_IMEM_USE = false) and (BOOTLOADER_USE = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch instructions without external memory interface, internal data memory and bootloader." severity error;
236 29 zero_gravi
  -- memory system - alignment --
237
  assert not (ispace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address must be 4-byte-aligned." severity error;
238
  assert not (dspace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address must be 4-byte-aligned." severity error;
239
  assert not ((ispace_base_c(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) /= imem_align_check_c) and (MEM_INT_IMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address has to be aligned to IMEM size." severity error;
240
  assert not ((dspace_base_c(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) /= dmem_align_check_c) and (MEM_INT_DMEM_USE = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address has to be aligned to DMEM size." severity error;
241 23 zero_gravi
  -- clock --
242
  assert not (CLOCK_FREQUENCY = 0) report "NEORV32 PROCESSOR CONFIG ERROR! Core clock frequency (CLOCK_FREQUENCY) not specified." severity error;
243 33 zero_gravi
  -- memory layout warning --
244 29 zero_gravi
  assert not (ispace_base_c /= x"00000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for instruction address space. Make sure this is sync with the software framework." severity warning;
245
  assert not (dspace_base_c /= x"80000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for data address space. Make sure this is sync with the software framework." severity warning;
246 33 zero_gravi
  -- memory latency notifier (warning) --
247 32 zero_gravi
  assert not (MEM_EXT_USE = true) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface with max latency = " & integer'image(bus_timeout_c) & " cycles." severity warning;
248 33 zero_gravi
  -- external memory iterface protocol notifier (warning) --
249
  assert not ((MEM_EXT_USE = true) and (wb_pipe_mode_c = false)) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface using STANDARD Wishbone protocol." severity warning;
250
  assert not ((MEM_EXT_USE = true) and (wb_pipe_mode_c =  true)) report "NEORV32 PROCESSOR CONFIG NOTE: Implementing external memory interface using PIEPLINED Wishbone protocol." severity warning;
251 2 zero_gravi
 
252
 
253
  -- Reset Generator ------------------------------------------------------------------------
254
  -- -------------------------------------------------------------------------------------------
255
  reset_generator_sync: process(clk_i)
256
  begin
257
    -- make sure the external reset is free of metastability and has a minimal duration of 1 clock cycle
258
    if rising_edge(clk_i) then
259
      rstn_i_sync0 <= rstn_i;
260
      rstn_i_sync1 <= rstn_i_sync0;
261
      rstn_i_sync2 <= rstn_i_sync1;
262
    end if;
263
  end process reset_generator_sync;
264
 
265
  -- keep internal reset active for at least 4 clock cycles
266
  reset_generator: process(rstn_i_sync1, rstn_i_sync2, clk_i)
267
  begin
268 23 zero_gravi
    if ((rstn_i_sync1 and rstn_i_sync2) = '0') then -- signal stable?
269 2 zero_gravi
      rstn_gen <= (others => '0');
270
    elsif rising_edge(clk_i) then
271
      rstn_gen <= rstn_gen(rstn_gen'left-1 downto 0) & '1';
272
    end if;
273
  end process reset_generator;
274
 
275
  ext_rstn <= rstn_gen(rstn_gen'left); -- the beautified external reset signal
276 23 zero_gravi
  sys_rstn <= ext_rstn and wdt_rstn;   -- system reset - can also be triggered by watchdog
277 2 zero_gravi
 
278
 
279
  -- Clock Generator ------------------------------------------------------------------------
280
  -- -------------------------------------------------------------------------------------------
281
  clock_generator: process(sys_rstn, clk_i)
282
  begin
283
    if (sys_rstn = '0') then
284
      clk_div    <= (others => '0');
285
      clk_div_ff <= (others => '0');
286
    elsif rising_edge(clk_i) then
287 23 zero_gravi
      -- fresh clocks anyone? --
288 34 zero_gravi
      if ((wdt_cg_en or uart_cg_en or spi_cg_en or twi_cg_en or pwm_cg_en or cfu0_cg_en or cfu1_cg_en) = '1') then
289 23 zero_gravi
        clk_div <= std_ulogic_vector(unsigned(clk_div) + 1);
290 2 zero_gravi
      end if;
291 23 zero_gravi
      clk_div_ff <= clk_div;
292 2 zero_gravi
    end if;
293
  end process clock_generator;
294
 
295 23 zero_gravi
  -- clock enables: rising edge detectors --
296
  clock_generator_edge: process(clk_i)
297
  begin
298
    if rising_edge(clk_i) then
299
      clk_gen(clk_div2_c)    <= clk_div(0)  and (not clk_div_ff(0));  -- CLK/2
300
      clk_gen(clk_div4_c)    <= clk_div(1)  and (not clk_div_ff(1));  -- CLK/4
301
      clk_gen(clk_div8_c)    <= clk_div(2)  and (not clk_div_ff(2));  -- CLK/8
302
      clk_gen(clk_div64_c)   <= clk_div(5)  and (not clk_div_ff(5));  -- CLK/64
303
      clk_gen(clk_div128_c)  <= clk_div(6)  and (not clk_div_ff(6));  -- CLK/128
304
      clk_gen(clk_div1024_c) <= clk_div(9)  and (not clk_div_ff(9));  -- CLK/1024
305
      clk_gen(clk_div2048_c) <= clk_div(10) and (not clk_div_ff(10)); -- CLK/2048
306
      clk_gen(clk_div4096_c) <= clk_div(11) and (not clk_div_ff(11)); -- CLK/4096
307
    end if;
308
  end process clock_generator_edge;
309 2 zero_gravi
 
310
 
311
  -- CPU ------------------------------------------------------------------------------------
312
  -- -------------------------------------------------------------------------------------------
313
  neorv32_cpu_inst: neorv32_cpu
314
  generic map (
315
    -- General --
316 19 zero_gravi
    HW_THREAD_ID                 => (others => '0'), -- hardware thread id
317 25 zero_gravi
    CPU_BOOT_ADDR                => cpu_boot_addr_c, -- cpu boot address
318 2 zero_gravi
    -- RISC-V CPU Extensions --
319 8 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
320
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
321
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
322 15 zero_gravi
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
323 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
324
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
325 19 zero_gravi
    -- Extension Options --
326 25 zero_gravi
    FAST_MUL_EN                  => FAST_MUL_EN,     -- use DSPs for M extension's multiplier
327 34 zero_gravi
    FAST_SHIFT_EN                => FAST_SHIFT_EN,   -- use barrel shifter for shift operations
328 15 zero_gravi
    -- Physical Memory Protection (PMP) --
329
    PMP_USE                      => PMP_USE,         -- implement PMP?
330 16 zero_gravi
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS, -- number of regions (max 8)
331 30 zero_gravi
    PMP_GRANULARITY              => PMP_GRANULARITY  -- minimal region granularity (1=8B, 2=16B, 3=32B, ...) default is 64k
332 2 zero_gravi
  )
333
  port map (
334
    -- global control --
335 12 zero_gravi
    clk_i          => clk_i,        -- global clock, rising edge
336
    rstn_i         => sys_rstn,     -- global reset, low-active, async
337
    -- instruction bus interface --
338
    i_bus_addr_o   => cpu_i.addr,   -- bus access address
339
    i_bus_rdata_i  => cpu_i.rdata,  -- bus read data
340
    i_bus_wdata_o  => cpu_i.wdata,  -- bus write data
341
    i_bus_ben_o    => cpu_i.ben,    -- byte enable
342
    i_bus_we_o     => cpu_i.we,     -- write enable
343
    i_bus_re_o     => cpu_i.re,     -- read enable
344
    i_bus_cancel_o => cpu_i.cancel, -- cancel current bus transaction
345
    i_bus_ack_i    => cpu_i.ack,    -- bus transfer acknowledge
346
    i_bus_err_i    => cpu_i.err,    -- bus transfer error
347
    i_bus_fence_o  => cpu_i.fence,  -- executed FENCEI operation
348 35 zero_gravi
    i_bus_priv_o   => cpu_i.priv,   -- privilege level
349 12 zero_gravi
    -- data bus interface --
350
    d_bus_addr_o   => cpu_d.addr,   -- bus access address
351
    d_bus_rdata_i  => cpu_d.rdata,  -- bus read data
352
    d_bus_wdata_o  => cpu_d.wdata,  -- bus write data
353
    d_bus_ben_o    => cpu_d.ben,    -- byte enable
354
    d_bus_we_o     => cpu_d.we,     -- write enable
355
    d_bus_re_o     => cpu_d.re,     -- read enable
356
    d_bus_cancel_o => cpu_d.cancel, -- cancel current bus transaction
357
    d_bus_ack_i    => cpu_d.ack,    -- bus transfer acknowledge
358
    d_bus_err_i    => cpu_d.err,    -- bus transfer error
359
    d_bus_fence_o  => cpu_d.fence,  -- executed FENCE operation
360 35 zero_gravi
    d_bus_priv_o   => cpu_d.priv,   -- privilege level
361 11 zero_gravi
    -- system time input from MTIME --
362 12 zero_gravi
    time_i         => mtime_time,   -- current system time
363 14 zero_gravi
    -- interrupts (risc-v compliant) --
364
    msw_irq_i      => msw_irq_i,    -- machine software interrupt
365
    mext_irq_i     => mext_irq_i,   -- machine external interrupt request
366
    mtime_irq_i    => mtime_irq,    -- machine timer interrupt
367
    -- fast interrupts (custom) --
368
    firq_i         => fast_irq
369 2 zero_gravi
  );
370
 
371 14 zero_gravi
  -- advanced memory control --
372 35 zero_gravi
  priv_o   <= cpu_i.priv;  -- is the same as "cpu_d.priv"
373 14 zero_gravi
  fence_o  <= cpu_d.fence; -- indicates an executed FENCE operation
374
  fencei_o <= cpu_i.fence; -- indicates an executed FENCEI operation
375 2 zero_gravi
 
376 14 zero_gravi
  -- fast interrupts --
377 34 zero_gravi
  fast_irq(0) <= wdt_irq;            -- highest priority, watchdog timeout interrupt
378
  fast_irq(1) <= gpio_irq;           -- GPIO input pin-change interrupt
379
  fast_irq(2) <= uart_irq;           -- UART TX done or RX complete interrupt
380 14 zero_gravi
  fast_irq(3) <= spi_irq or twi_irq; -- lowest priority, can be triggered by SPI or TWI
381
 
382
 
383 12 zero_gravi
  -- CPU Crossbar Switch --------------------------------------------------------------------
384
  -- -------------------------------------------------------------------------------------------
385
  neorv32_busswitch_inst: neorv32_busswitch
386
  generic map (
387
    PORT_CA_READ_ONLY => false, -- set if controller port A is read-only
388
    PORT_CB_READ_ONLY => true   -- set if controller port B is read-only
389
  )
390
  port map (
391
    -- global control --
392
    clk_i           => clk_i,        -- global clock, rising edge
393
    rstn_i          => sys_rstn,     -- global reset, low-active, async
394
    -- controller interface a --
395
    ca_bus_addr_i   => cpu_d.addr,   -- bus access address
396
    ca_bus_rdata_o  => cpu_d.rdata,  -- bus read data
397
    ca_bus_wdata_i  => cpu_d.wdata,  -- bus write data
398
    ca_bus_ben_i    => cpu_d.ben,    -- byte enable
399
    ca_bus_we_i     => cpu_d.we,     -- write enable
400
    ca_bus_re_i     => cpu_d.re,     -- read enable
401
    ca_bus_cancel_i => cpu_d.cancel, -- cancel current bus transaction
402
    ca_bus_ack_o    => cpu_d.ack,    -- bus transfer acknowledge
403
    ca_bus_err_o    => cpu_d.err,    -- bus transfer error
404
    -- controller interface b --
405
    cb_bus_addr_i   => cpu_i.addr,   -- bus access address
406
    cb_bus_rdata_o  => cpu_i.rdata,  -- bus read data
407
    cb_bus_wdata_i  => cpu_i.wdata,  -- bus write data
408
    cb_bus_ben_i    => cpu_i.ben,    -- byte enable
409
    cb_bus_we_i     => cpu_i.we,     -- write enable
410
    cb_bus_re_i     => cpu_i.re,     -- read enable
411
    cb_bus_cancel_i => cpu_i.cancel, -- cancel current bus transaction
412
    cb_bus_ack_o    => cpu_i.ack,    -- bus transfer acknowledge
413
    cb_bus_err_o    => cpu_i.err,    -- bus transfer error
414
    -- peripheral bus --
415
    p_bus_addr_o    => p_bus.addr,   -- bus access address
416
    p_bus_rdata_i   => p_bus.rdata,  -- bus read data
417
    p_bus_wdata_o   => p_bus.wdata,  -- bus write data
418
    p_bus_ben_o     => p_bus.ben,    -- byte enable
419
    p_bus_we_o      => p_bus.we,     -- write enable
420
    p_bus_re_o      => p_bus.re,     -- read enable
421
    p_bus_cancel_o  => p_bus.cancel, -- cancel current bus transaction
422
    p_bus_ack_i     => p_bus.ack,    -- bus transfer acknowledge
423
    p_bus_err_i     => p_bus.err     -- bus transfer error
424
  );
425 2 zero_gravi
 
426 14 zero_gravi
  -- processor bus: CPU data input --
427 12 zero_gravi
  p_bus.rdata <= (imem_rdata or dmem_rdata or bootrom_rdata) or wishbone_rdata or (gpio_rdata or mtime_rdata or uart_rdata or
428 34 zero_gravi
                 spi_rdata or twi_rdata or pwm_rdata or wdt_rdata or trng_rdata or cfu0_rdata or cfu1_rdata or sysinfo_rdata);
429 2 zero_gravi
 
430 14 zero_gravi
  -- processor bus: CPU data ACK input --
431 12 zero_gravi
  p_bus.ack <= (imem_ack or dmem_ack or bootrom_ack) or wishbone_ack or (gpio_ack or mtime_ack or uart_ack or
432 34 zero_gravi
               spi_ack or twi_ack or pwm_ack or wdt_ack or trng_ack or cfu0_ack or cfu1_ack or sysinfo_ack);
433 12 zero_gravi
 
434 14 zero_gravi
  -- processor bus: CPU data bus error input --
435 12 zero_gravi
  p_bus.err <= wishbone_err;
436
 
437
 
438 2 zero_gravi
  -- Processor-Internal Instruction Memory (IMEM) -------------------------------------------
439
  -- -------------------------------------------------------------------------------------------
440
  neorv32_int_imem_inst_true:
441
  if (MEM_INT_IMEM_USE = true) generate
442
    neorv32_int_imem_inst: neorv32_imem
443
    generic map (
444 23 zero_gravi
      IMEM_BASE      => imem_base_c,       -- memory base address
445 2 zero_gravi
      IMEM_SIZE      => MEM_INT_IMEM_SIZE, -- processor-internal instruction memory size in bytes
446
      IMEM_AS_ROM    => MEM_INT_IMEM_ROM,  -- implement IMEM as read-only memory?
447
      BOOTLOADER_USE => BOOTLOADER_USE     -- implement and use bootloader?
448
    )
449
    port map (
450 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
451
      rden_i => p_bus.re,    -- read enable
452
      wren_i => p_bus.we,    -- write enable
453
      ben_i  => p_bus.ben,   -- byte write enable
454
      upen_i => '1',         -- update enable
455
      addr_i => p_bus.addr,  -- address
456
      data_i => p_bus.wdata, -- data in
457
      data_o => imem_rdata,  -- data out
458
      ack_o  => imem_ack     -- transfer acknowledge
459 2 zero_gravi
    );
460
  end generate;
461
 
462
  neorv32_int_imem_inst_false:
463
  if (MEM_INT_IMEM_USE = false) generate
464
    imem_rdata <= (others => '0');
465
    imem_ack   <= '0';
466
  end generate;
467
 
468
 
469
  -- Processor-Internal Data Memory (DMEM) --------------------------------------------------
470
  -- -------------------------------------------------------------------------------------------
471
  neorv32_int_dmem_inst_true:
472
  if (MEM_INT_DMEM_USE = true) generate
473
    neorv32_int_dmem_inst: neorv32_dmem
474
    generic map (
475 23 zero_gravi
      DMEM_BASE => dmem_base_c,      -- memory base address
476 2 zero_gravi
      DMEM_SIZE => MEM_INT_DMEM_SIZE -- processor-internal data memory size in bytes
477
    )
478
    port map (
479 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
480
      rden_i => p_bus.re,    -- read enable
481
      wren_i => p_bus.we,    -- write enable
482
      ben_i  => p_bus.ben,   -- byte write enable
483
      addr_i => p_bus.addr,  -- address
484
      data_i => p_bus.wdata, -- data in
485
      data_o => dmem_rdata,  -- data out
486
      ack_o  => dmem_ack     -- transfer acknowledge
487 2 zero_gravi
    );
488
  end generate;
489
 
490
  neorv32_int_dmem_inst_false:
491
  if (MEM_INT_DMEM_USE = false) generate
492
    dmem_rdata <= (others => '0');
493
    dmem_ack   <= '0';
494
  end generate;
495
 
496
 
497
  -- Processor-Internal Bootloader ROM (BOOTROM) --------------------------------------------
498
  -- -------------------------------------------------------------------------------------------
499
  neorv32_boot_rom_inst_true:
500
  if (BOOTLOADER_USE = true) generate
501
    neorv32_boot_rom_inst: neorv32_boot_rom
502 23 zero_gravi
    generic map (
503
      BOOTROM_BASE => boot_rom_base_c, -- boot ROM base address
504
      BOOTROM_SIZE => boot_rom_size_c  -- processor-internal boot TOM memory size in bytes
505
    )
506 2 zero_gravi
    port map (
507
      clk_i  => clk_i,         -- global clock line
508 12 zero_gravi
      rden_i => p_bus.re,      -- read enable
509
      addr_i => p_bus.addr,    -- address
510 2 zero_gravi
      data_o => bootrom_rdata, -- data out
511
      ack_o  => bootrom_ack    -- transfer acknowledge
512
    );
513
  end generate;
514
 
515
  neorv32_boot_rom_inst_false:
516
  if (BOOTLOADER_USE = false) generate
517
    bootrom_rdata <= (others => '0');
518
    bootrom_ack   <= '0';
519
  end generate;
520
 
521
 
522
  -- External Wishbone Gateway (WISHBONE) ---------------------------------------------------
523
  -- -------------------------------------------------------------------------------------------
524
  neorv32_wishbone_inst_true:
525
  if (MEM_EXT_USE = true) generate
526
    neorv32_wishbone_inst: neorv32_wishbone
527
    generic map (
528 35 zero_gravi
      WB_PIPELINED_MODE => wb_pipe_mode_c,     -- false: classic/standard wishbone mode, true: pipelined wishbone mode
529 23 zero_gravi
      -- Internal instruction memory --
530 35 zero_gravi
      MEM_INT_IMEM_USE  => MEM_INT_IMEM_USE,   -- implement processor-internal instruction memory
531
      MEM_INT_IMEM_SIZE => MEM_INT_IMEM_SIZE,  -- size of processor-internal instruction memory in bytes
532 23 zero_gravi
      -- Internal data memory --
533 35 zero_gravi
      MEM_INT_DMEM_USE  => MEM_INT_DMEM_USE,   -- implement processor-internal data memory
534
      MEM_INT_DMEM_SIZE => MEM_INT_DMEM_SIZE   -- size of processor-internal data memory in bytes
535 2 zero_gravi
    )
536
    port map (
537
      -- global control --
538
      clk_i    => clk_i,          -- global clock line
539
      rstn_i   => sys_rstn,       -- global reset line, low-active
540
      -- host access --
541 12 zero_gravi
      addr_i   => p_bus.addr,     -- address
542
      rden_i   => p_bus.re,       -- read enable
543
      wren_i   => p_bus.we,       -- write enable
544
      ben_i    => p_bus.ben,      -- byte write enable
545
      data_i   => p_bus.wdata,    -- data in
546 2 zero_gravi
      data_o   => wishbone_rdata, -- data out
547 12 zero_gravi
      cancel_i => p_bus.cancel,   -- cancel current transaction
548 2 zero_gravi
      ack_o    => wishbone_ack,   -- transfer acknowledge
549
      err_o    => wishbone_err,   -- transfer error
550
      -- wishbone interface --
551
      wb_adr_o => wb_adr_o,       -- address
552
      wb_dat_i => wb_dat_i,       -- read data
553
      wb_dat_o => wb_dat_o,       -- write data
554
      wb_we_o  => wb_we_o,        -- read/write
555
      wb_sel_o => wb_sel_o,       -- byte enable
556
      wb_stb_o => wb_stb_o,       -- strobe
557
      wb_cyc_o => wb_cyc_o,       -- valid cycle
558
      wb_ack_i => wb_ack_i,       -- transfer acknowledge
559
      wb_err_i => wb_err_i        -- transfer error
560
    );
561
  end generate;
562
 
563
  neorv32_wishbone_inst_false:
564
  if (MEM_EXT_USE = false) generate
565
    wishbone_rdata <= (others => '0');
566
    wishbone_ack   <= '0';
567
    wishbone_err   <= '0';
568
    --
569
    wb_adr_o <= (others => '0');
570
    wb_dat_o <= (others => '0');
571
    wb_we_o  <= '0';
572
    wb_sel_o <= (others => '0');
573
    wb_stb_o <= '0';
574
    wb_cyc_o <= '0';
575
  end generate;
576
 
577
 
578
  -- IO Access? -----------------------------------------------------------------------------
579
  -- -------------------------------------------------------------------------------------------
580 12 zero_gravi
  io_acc  <= '1' when (p_bus.addr(data_width_c-1 downto index_size_f(io_size_c)) = io_base_c(data_width_c-1 downto index_size_f(io_size_c))) else '0';
581
  io_rden <= io_acc and p_bus.re;
582 22 zero_gravi
  -- the peripheral/IO devices in the IO area can only be written in word mode (reduces HW complexity)
583
  io_wren <= io_acc and p_bus.we and p_bus.ben(3) and p_bus.ben(2) and p_bus.ben(1) and p_bus.ben(0);
584 2 zero_gravi
 
585
 
586
  -- General Purpose Input/Output Port (GPIO) -----------------------------------------------
587
  -- -------------------------------------------------------------------------------------------
588
  neorv32_gpio_inst_true:
589
  if (IO_GPIO_USE = true) generate
590
    neorv32_gpio_inst: neorv32_gpio
591
    port map (
592
      -- host access --
593 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
594
      addr_i => p_bus.addr,  -- address
595
      rden_i => io_rden,     -- read enable
596
      wren_i => io_wren,     -- write enable
597
      data_i => p_bus.wdata, -- data in
598
      data_o => gpio_rdata,  -- data out
599
      ack_o  => gpio_ack,    -- transfer acknowledge
600 2 zero_gravi
      -- parallel io --
601
      gpio_o => gpio_o,
602
      gpio_i => gpio_i,
603
      -- interrupt --
604 12 zero_gravi
      irq_o  => gpio_irq     -- pin-change interrupt
605 2 zero_gravi
    );
606
  end generate;
607
 
608
  neorv32_gpio_inst_false:
609
  if (IO_GPIO_USE = false) generate
610
    gpio_rdata <= (others => '0');
611
    gpio_ack   <= '0';
612
    gpio_o     <= (others => '0');
613
    gpio_irq   <= '0';
614
  end generate;
615
 
616
 
617
  -- Watch Dog Timer (WDT) ------------------------------------------------------------------
618
  -- -------------------------------------------------------------------------------------------
619
  neorv32_wdt_inst_true:
620
  if (IO_WDT_USE = true) generate
621
    neorv32_wdt_inst: neorv32_wdt
622
    port map (
623
      -- host access --
624 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
625
      rstn_i      => ext_rstn,    -- global reset line, low-active
626
      rden_i      => io_rden,     -- read enable
627
      wren_i      => io_wren,     -- write enable
628
      addr_i      => p_bus.addr,  -- address
629
      data_i      => p_bus.wdata, -- data in
630
      data_o      => wdt_rdata,   -- data out
631
      ack_o       => wdt_ack,     -- transfer acknowledge
632 2 zero_gravi
      -- clock generator --
633 12 zero_gravi
      clkgen_en_o => wdt_cg_en,   -- enable clock generator
634 2 zero_gravi
      clkgen_i    => clk_gen,
635
      -- timeout event --
636 12 zero_gravi
      irq_o       => wdt_irq,     -- timeout IRQ
637
      rstn_o      => wdt_rstn     -- timeout reset, low_active, use it as async!
638 2 zero_gravi
    );
639
  end generate;
640
 
641
  neorv32_wdt_inst_false:
642
  if (IO_WDT_USE = false) generate
643
    wdt_rdata <= (others => '0');
644
    wdt_ack   <= '0';
645
    wdt_irq   <= '0';
646
    wdt_rstn  <= '1';
647
    wdt_cg_en <= '0';
648
  end generate;
649
 
650
 
651
  -- Machine System Timer (MTIME) -----------------------------------------------------------
652
  -- -------------------------------------------------------------------------------------------
653
  neorv32_mtime_inst_true:
654
  if (IO_MTIME_USE = true) generate
655
    neorv32_mtime_inst: neorv32_mtime
656
    port map (
657
      -- host access --
658 12 zero_gravi
      clk_i     => clk_i,       -- global clock line
659
      rstn_i    => sys_rstn,    -- global reset, low-active, async
660
      addr_i    => p_bus.addr,  -- address
661
      rden_i    => io_rden,     -- read enable
662
      wren_i    => io_wren,     -- write enable
663
      data_i    => p_bus.wdata, -- data in
664
      data_o    => mtime_rdata, -- data out
665
      ack_o     => mtime_ack,   -- transfer acknowledge
666 11 zero_gravi
      -- time output for CPU --
667 12 zero_gravi
      time_o    => mtime_time,  -- current system time
668 2 zero_gravi
      -- interrupt --
669 12 zero_gravi
      irq_o     => mtime_irq    -- interrupt request
670 2 zero_gravi
    );
671
  end generate;
672
 
673
  neorv32_mtime_inst_false:
674
  if (IO_MTIME_USE = false) generate
675
    mtime_rdata <= (others => '0');
676 11 zero_gravi
    mtime_time  <= (others => '0');
677 2 zero_gravi
    mtime_ack   <= '0';
678 34 zero_gravi
    mtime_irq   <= mtime_irq_i; -- use external machine timer interrupt
679 2 zero_gravi
  end generate;
680
 
681
 
682
  -- Universal Asynchronous Receiver/Transmitter (UART) -------------------------------------
683
  -- -------------------------------------------------------------------------------------------
684
  neorv32_uart_inst_true:
685
  if (IO_UART_USE = true) generate
686
    neorv32_uart_inst: neorv32_uart
687
    port map (
688
      -- host access --
689 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
690
      addr_i      => p_bus.addr,  -- address
691
      rden_i      => io_rden,     -- read enable
692
      wren_i      => io_wren,     -- write enable
693
      data_i      => p_bus.wdata, -- data in
694
      data_o      => uart_rdata,  -- data out
695
      ack_o       => uart_ack,    -- transfer acknowledge
696 2 zero_gravi
      -- clock generator --
697 12 zero_gravi
      clkgen_en_o => uart_cg_en,  -- enable clock generator
698 2 zero_gravi
      clkgen_i    => clk_gen,
699
      -- com lines --
700
      uart_txd_o  => uart_txd_o,
701
      uart_rxd_i  => uart_rxd_i,
702
      -- interrupts --
703 12 zero_gravi
      uart_irq_o  => uart_irq     -- uart rx/tx interrupt
704 2 zero_gravi
    );
705
  end generate;
706
 
707
  neorv32_uart_inst_false:
708
  if (IO_UART_USE = false) generate
709
    uart_rdata <= (others => '0');
710
    uart_ack   <= '0';
711
    uart_txd_o <= '0';
712
    uart_cg_en <= '0';
713
    uart_irq   <= '0';
714
  end generate;
715
 
716
 
717
  -- Serial Peripheral Interface (SPI) ------------------------------------------------------
718
  -- -------------------------------------------------------------------------------------------
719
  neorv32_spi_inst_true:
720
  if (IO_SPI_USE = true) generate
721
    neorv32_spi_inst: neorv32_spi
722
    port map (
723
      -- host access --
724 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
725
      addr_i      => p_bus.addr,  -- address
726
      rden_i      => io_rden,     -- read enable
727
      wren_i      => io_wren,     -- write enable
728
      data_i      => p_bus.wdata, -- data in
729
      data_o      => spi_rdata,   -- data out
730
      ack_o       => spi_ack,     -- transfer acknowledge
731 2 zero_gravi
      -- clock generator --
732 12 zero_gravi
      clkgen_en_o => spi_cg_en,   -- enable clock generator
733 2 zero_gravi
      clkgen_i    => clk_gen,
734
      -- com lines --
735 12 zero_gravi
      spi_sck_o   => spi_sck_o,   -- SPI serial clock
736
      spi_sdo_o   => spi_sdo_o,   -- controller data out, peripheral data in
737
      spi_sdi_i   => spi_sdi_i,   -- controller data in, peripheral data out
738
      spi_csn_o   => spi_csn_o,   -- SPI CS
739 2 zero_gravi
      -- interrupt --
740 12 zero_gravi
      spi_irq_o   => spi_irq      -- transmission done interrupt
741 2 zero_gravi
    );
742
  end generate;
743
 
744
  neorv32_spi_inst_false:
745
  if (IO_SPI_USE = false) generate
746
    spi_rdata  <= (others => '0');
747
    spi_ack    <= '0';
748 6 zero_gravi
    spi_sck_o  <= '0';
749
    spi_sdo_o  <= '0';
750 2 zero_gravi
    spi_csn_o  <= (others => '1'); -- CSn lines are low-active
751
    spi_cg_en  <= '0';
752
    spi_irq    <= '0';
753
  end generate;
754
 
755
 
756
  -- Two-Wire Interface (TWI) ---------------------------------------------------------------
757
  -- -------------------------------------------------------------------------------------------
758
  neorv32_twi_inst_true:
759
  if (IO_TWI_USE = true) generate
760
    neorv32_twi_inst: neorv32_twi
761
    port map (
762
      -- host access --
763 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
764
      addr_i      => p_bus.addr,  -- address
765
      rden_i      => io_rden,     -- read enable
766
      wren_i      => io_wren,     -- write enable
767
      data_i      => p_bus.wdata, -- data in
768
      data_o      => twi_rdata,   -- data out
769
      ack_o       => twi_ack,     -- transfer acknowledge
770 2 zero_gravi
      -- clock generator --
771 12 zero_gravi
      clkgen_en_o => twi_cg_en,   -- enable clock generator
772 2 zero_gravi
      clkgen_i    => clk_gen,
773
      -- com lines --
774 12 zero_gravi
      twi_sda_io  => twi_sda_io,  -- serial data line
775
      twi_scl_io  => twi_scl_io,  -- serial clock line
776 2 zero_gravi
      -- interrupt --
777 12 zero_gravi
      twi_irq_o   => twi_irq      -- transfer done IRQ
778 2 zero_gravi
    );
779
  end generate;
780
 
781
  neorv32_twi_inst_false:
782
  if (IO_TWI_USE = false) generate
783
    twi_rdata  <= (others => '0');
784
    twi_ack    <= '0';
785 35 zero_gravi
--  twi_sda_io <= 'Z';
786
--  twi_scl_io <= 'Z';
787 2 zero_gravi
    twi_cg_en  <= '0';
788
    twi_irq    <= '0';
789
  end generate;
790
 
791
 
792
  -- Pulse-Width Modulation Controller (PWM) ------------------------------------------------
793
  -- -------------------------------------------------------------------------------------------
794
  neorv32_pwm_inst_true:
795
  if (IO_PWM_USE = true) generate
796
    neorv32_pwm_inst: neorv32_pwm
797
    port map (
798
      -- host access --
799 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
800
      addr_i      => p_bus.addr,  -- address
801
      rden_i      => io_rden,     -- read enable
802
      wren_i      => io_wren,     -- write enable
803
      data_i      => p_bus.wdata, -- data in
804
      data_o      => pwm_rdata,   -- data out
805
      ack_o       => pwm_ack,     -- transfer acknowledge
806 2 zero_gravi
      -- clock generator --
807 12 zero_gravi
      clkgen_en_o => pwm_cg_en,   -- enable clock generator
808 2 zero_gravi
      clkgen_i    => clk_gen,
809
      -- pwm output channels --
810
      pwm_o       => pwm_o
811
    );
812
  end generate;
813
 
814
  neorv32_pwm_inst_false:
815
  if (IO_PWM_USE = false) generate
816
    pwm_rdata <= (others => '0');
817
    pwm_ack   <= '0';
818
    pwm_cg_en <= '0';
819
    pwm_o     <= (others => '0');
820
  end generate;
821
 
822
 
823
  -- True Random Number Generator (TRNG) ----------------------------------------------------
824
  -- -------------------------------------------------------------------------------------------
825
  neorv32_trng_inst_true:
826
  if (IO_TRNG_USE = true) generate
827
    neorv32_trng_inst: neorv32_trng
828
    port map (
829
      -- host access --
830 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
831
      addr_i => p_bus.addr,  -- address
832
      rden_i => io_rden,     -- read enable
833
      wren_i => io_wren,     -- write enable
834
      data_i => p_bus.wdata, -- data in
835
      data_o => trng_rdata,  -- data out
836
      ack_o  => trng_ack     -- transfer acknowledge
837 2 zero_gravi
    );
838
  end generate;
839
 
840
  neorv32_trng_inst_false:
841
  if (IO_TRNG_USE = false) generate
842
    trng_rdata <= (others => '0');
843
    trng_ack   <= '0';
844
  end generate;
845
 
846
 
847 34 zero_gravi
  -- Custom Functions Unit 0 (CFU0) ---------------------------------------------------------
848 23 zero_gravi
  -- -------------------------------------------------------------------------------------------
849 34 zero_gravi
  neorv32_cfu0_inst_true:
850
  if (IO_CFU0_USE = true) generate
851
    neorv32_cfu0_inst: neorv32_cfu0
852 23 zero_gravi
    port map (
853
      -- host access --
854
      clk_i       => clk_i,       -- global clock line
855
      rstn_i      => sys_rstn,    -- global reset line, low-active, use as async
856
      addr_i      => p_bus.addr,  -- address
857
      rden_i      => io_rden,     -- read enable
858
      wren_i      => io_wren,     -- write enable
859
      data_i      => p_bus.wdata, -- data in
860 34 zero_gravi
      data_o      => cfu0_rdata,  -- data out
861
      ack_o       => cfu0_ack,    -- transfer acknowledge
862 23 zero_gravi
      -- clock generator --
863 34 zero_gravi
      clkgen_en_o => cfu0_cg_en,  -- enable clock generator
864
      clkgen_i    => clk_gen      -- "clock" inputs
865 23 zero_gravi
      -- custom io --
866
      -- ...
867
    );
868
  end generate;
869
 
870 34 zero_gravi
  neorv32_cfu0_inst_false:
871
  if (IO_CFU0_USE = false) generate
872
    cfu0_rdata <= (others => '0');
873
    cfu0_ack   <= '0';
874
    cfu0_cg_en <= '0';
875 23 zero_gravi
  end generate;
876
 
877
 
878 34 zero_gravi
  -- Custom Functions Unit 1 (CFU1) ---------------------------------------------------------
879
  -- -------------------------------------------------------------------------------------------
880
  neorv32_cfu1_inst_true:
881
  if (IO_CFU1_USE = true) generate
882
    neorv32_cfu1_inst: neorv32_cfu1
883
    port map (
884
      -- host access --
885
      clk_i       => clk_i,       -- global clock line
886
      rstn_i      => sys_rstn,    -- global reset line, low-active, use as async
887
      addr_i      => p_bus.addr,  -- address
888
      rden_i      => io_rden,     -- read enable
889
      wren_i      => io_wren,     -- write enable
890
      data_i      => p_bus.wdata, -- data in
891
      data_o      => cfu1_rdata,  -- data out
892
      ack_o       => cfu1_ack,    -- transfer acknowledge
893
      -- clock generator --
894
      clkgen_en_o => cfu1_cg_en,  -- enable clock generator
895
      clkgen_i    => clk_gen      -- "clock" inputs
896
      -- custom io --
897
      -- ...
898
    );
899
  end generate;
900
 
901
  neorv32_cfu1_inst_false:
902
  if (IO_CFU1_USE = false) generate
903
    cfu1_rdata <= (others => '0');
904
    cfu1_ack   <= '0';
905
    cfu1_cg_en <= '0';
906
  end generate;
907
 
908
 
909 12 zero_gravi
  -- System Configuration Information Memory (SYSINFO) --------------------------------------
910
  -- -------------------------------------------------------------------------------------------
911
  neorv32_sysinfo_inst: neorv32_sysinfo
912
  generic map (
913
    -- General --
914
    CLOCK_FREQUENCY   => CLOCK_FREQUENCY,   -- clock frequency of clk_i in Hz
915
    BOOTLOADER_USE    => BOOTLOADER_USE,    -- implement processor-internal bootloader?
916
    USER_CODE         => USER_CODE,         -- custom user code
917 23 zero_gravi
    -- internal Instruction memory --
918 12 zero_gravi
    MEM_INT_IMEM_USE  => MEM_INT_IMEM_USE,  -- implement processor-internal instruction memory
919
    MEM_INT_IMEM_SIZE => MEM_INT_IMEM_SIZE, -- size of processor-internal instruction memory in bytes
920
    MEM_INT_IMEM_ROM  => MEM_INT_IMEM_ROM,  -- implement processor-internal instruction memory as ROM
921 23 zero_gravi
    -- Internal Data memory --
922 12 zero_gravi
    MEM_INT_DMEM_USE  => MEM_INT_DMEM_USE,  -- implement processor-internal data memory
923
    MEM_INT_DMEM_SIZE => MEM_INT_DMEM_SIZE, -- size of processor-internal data memory in bytes
924 23 zero_gravi
    -- External memory interface --
925 12 zero_gravi
    MEM_EXT_USE       => MEM_EXT_USE,       -- implement external memory bus interface?
926
    -- Processor peripherals --
927
    IO_GPIO_USE       => IO_GPIO_USE,       -- implement general purpose input/output port unit (GPIO)?
928
    IO_MTIME_USE      => IO_MTIME_USE,      -- implement machine system timer (MTIME)?
929
    IO_UART_USE       => IO_UART_USE,       -- implement universal asynchronous receiver/transmitter (UART)?
930
    IO_SPI_USE        => IO_SPI_USE,        -- implement serial peripheral interface (SPI)?
931
    IO_TWI_USE        => IO_TWI_USE,        -- implement two-wire interface (TWI)?
932
    IO_PWM_USE        => IO_PWM_USE,        -- implement pulse-width modulation unit (PWM)?
933
    IO_WDT_USE        => IO_WDT_USE,        -- implement watch dog timer (WDT)?
934
    IO_TRNG_USE       => IO_TRNG_USE,       -- implement true random number generator (TRNG)?
935 34 zero_gravi
    IO_CFU0_USE       => IO_CFU0_USE,       -- implement custom functions unit 0 (CFU0)?
936
    IO_CFU1_USE       => IO_CFU1_USE        -- implement custom functions unit 1 (CFU1)?
937 12 zero_gravi
  )
938
  port map (
939
    -- host access --
940
    clk_i  => clk_i,         -- global clock line
941
    addr_i => p_bus.addr,    -- address
942
    rden_i => io_rden,       -- read enable
943
    data_o => sysinfo_rdata, -- data out
944
    ack_o  => sysinfo_ack    -- transfer acknowledge
945
  );
946
 
947
 
948 2 zero_gravi
end neorv32_top_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.