OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [rtl/] [core/] [neorv32_top.vhd] - Blame information for rev 55

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
-- #################################################################################################
2
-- # << NEORV32 - Processor Top Entity >>                                                          #
3
-- # ********************************************************************************************* #
4 18 zero_gravi
-- # This is the top entity of the NEORV32 PROCESSOR. Instantiate this unit in your own project    #
5 2 zero_gravi
-- # and define all the configuration generics according to your needs. Alternatively, you can use #
6 18 zero_gravi
-- # one of the alternative top entities provided in the "rtl/top_templates" folder.               #
7
-- #                                                                                               #
8 55 zero_gravi
-- # Check out the processor's data sheet for more information: docs/NEORV32.pdf                   #
9 2 zero_gravi
-- # ********************************************************************************************* #
10
-- # BSD 3-Clause License                                                                          #
11
-- #                                                                                               #
12 42 zero_gravi
-- # Copyright (c) 2021, Stephan Nolting. All rights reserved.                                     #
13 2 zero_gravi
-- #                                                                                               #
14
-- # Redistribution and use in source and binary forms, with or without modification, are          #
15
-- # permitted provided that the following conditions are met:                                     #
16
-- #                                                                                               #
17
-- # 1. Redistributions of source code must retain the above copyright notice, this list of        #
18
-- #    conditions and the following disclaimer.                                                   #
19
-- #                                                                                               #
20
-- # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
21
-- #    conditions and the following disclaimer in the documentation and/or other materials        #
22
-- #    provided with the distribution.                                                            #
23
-- #                                                                                               #
24
-- # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
25
-- #    endorse or promote products derived from this software without specific prior written      #
26
-- #    permission.                                                                                #
27
-- #                                                                                               #
28
-- # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
29
-- # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
30
-- # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
31
-- # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
32
-- # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
33
-- # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
34
-- # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
35
-- # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
36
-- # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
37
-- # ********************************************************************************************* #
38
-- # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
39
-- #################################################################################################
40
 
41
library ieee;
42
use ieee.std_logic_1164.all;
43
use ieee.numeric_std.all;
44
 
45
library neorv32;
46
use neorv32.neorv32_package.all;
47
 
48
entity neorv32_top is
49
  generic (
50
    -- General --
51 12 zero_gravi
    CLOCK_FREQUENCY              : natural := 0;      -- clock frequency of clk_i in Hz
52 44 zero_gravi
    BOOTLOADER_EN                : boolean := true;   -- implement processor-internal bootloader?
53 12 zero_gravi
    USER_CODE                    : std_ulogic_vector(31 downto 0) := x"00000000"; -- custom user code
54 49 zero_gravi
    HW_THREAD_ID                 : natural := 0;      -- hardware thread id (32-bit)
55 50 zero_gravi
 
56 2 zero_gravi
    -- RISC-V CPU Extensions --
57 39 zero_gravi
    CPU_EXTENSION_RISCV_A        : boolean := false;  -- implement atomic extension?
58 44 zero_gravi
    CPU_EXTENSION_RISCV_B        : boolean := false;  -- implement bit manipulation extensions?
59 11 zero_gravi
    CPU_EXTENSION_RISCV_C        : boolean := false;  -- implement compressed extension?
60 8 zero_gravi
    CPU_EXTENSION_RISCV_E        : boolean := false;  -- implement embedded RF extension?
61 11 zero_gravi
    CPU_EXTENSION_RISCV_M        : boolean := false;  -- implement muld/div extension?
62 15 zero_gravi
    CPU_EXTENSION_RISCV_U        : boolean := false;  -- implement user mode extension?
63 55 zero_gravi
    CPU_EXTENSION_RISCV_Zfinx    : boolean := false;  -- implement 32-bit floating-point extension (using INT reg!)
64 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    : boolean := true;   -- implement CSR system?
65 39 zero_gravi
    CPU_EXTENSION_RISCV_Zifencei : boolean := false;  -- implement instruction stream sync.?
66 50 zero_gravi
 
67 19 zero_gravi
    -- Extension Options --
68 23 zero_gravi
    FAST_MUL_EN                  : boolean := false;  -- use DSPs for M extension's multiplier
69 39 zero_gravi
    FAST_SHIFT_EN                : boolean := false;  -- use barrel shifter for shift operations
70 50 zero_gravi
 
71 15 zero_gravi
    -- Physical Memory Protection (PMP) --
72 42 zero_gravi
    PMP_NUM_REGIONS              : natural := 0;      -- number of regions (0..64)
73
    PMP_MIN_GRANULARITY          : natural := 64*1024; -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
74 50 zero_gravi
 
75 42 zero_gravi
    -- Hardware Performance Monitors (HPM) --
76 47 zero_gravi
    HPM_NUM_CNTS                 : natural := 0;      -- number of implemented HPM counters (0..29)
77 50 zero_gravi
 
78 23 zero_gravi
    -- Internal Instruction memory --
79 44 zero_gravi
    MEM_INT_IMEM_EN              : boolean := true;   -- implement processor-internal instruction memory
80 8 zero_gravi
    MEM_INT_IMEM_SIZE            : natural := 16*1024; -- size of processor-internal instruction memory in bytes
81
    MEM_INT_IMEM_ROM             : boolean := false;  -- implement processor-internal instruction memory as ROM
82 50 zero_gravi
 
83 23 zero_gravi
    -- Internal Data memory --
84 44 zero_gravi
    MEM_INT_DMEM_EN              : boolean := true;   -- implement processor-internal data memory
85 8 zero_gravi
    MEM_INT_DMEM_SIZE            : natural := 8*1024; -- size of processor-internal data memory in bytes
86 50 zero_gravi
 
87 41 zero_gravi
    -- Internal Cache memory --
88 44 zero_gravi
    ICACHE_EN                    : boolean := false;  -- implement instruction cache
89 41 zero_gravi
    ICACHE_NUM_BLOCKS            : natural := 4;      -- i-cache: number of blocks (min 1), has to be a power of 2
90
    ICACHE_BLOCK_SIZE            : natural := 64;     -- i-cache: block size in bytes (min 4), has to be a power of 2
91 45 zero_gravi
    ICACHE_ASSOCIATIVITY         : natural := 1;      -- i-cache: associativity / number of sets (1=direct_mapped), has to be a power of 2
92 50 zero_gravi
 
93 23 zero_gravi
    -- External memory interface --
94 44 zero_gravi
    MEM_EXT_EN                   : boolean := false;  -- implement external memory bus interface?
95 50 zero_gravi
 
96 2 zero_gravi
    -- Processor peripherals --
97 44 zero_gravi
    IO_GPIO_EN                   : boolean := true;   -- implement general purpose input/output port unit (GPIO)?
98
    IO_MTIME_EN                  : boolean := true;   -- implement machine system timer (MTIME)?
99 50 zero_gravi
    IO_UART0_EN                  : boolean := true;   -- implement primary universal asynchronous receiver/transmitter (UART0)?
100
    IO_UART1_EN                  : boolean := true;   -- implement secondary universal asynchronous receiver/transmitter (UART1)?
101 44 zero_gravi
    IO_SPI_EN                    : boolean := true;   -- implement serial peripheral interface (SPI)?
102
    IO_TWI_EN                    : boolean := true;   -- implement two-wire interface (TWI)?
103
    IO_PWM_EN                    : boolean := true;   -- implement pulse-width modulation unit (PWM)?
104
    IO_WDT_EN                    : boolean := true;   -- implement watch dog timer (WDT)?
105
    IO_TRNG_EN                   : boolean := false;  -- implement true random number generator (TRNG)?
106 47 zero_gravi
    IO_CFS_EN                    : boolean := false;  -- implement custom functions subsystem (CFS)?
107 52 zero_gravi
    IO_CFS_CONFIG                : std_ulogic_vector(31 downto 0); -- custom CFS configuration generic
108
    IO_CFS_IN_SIZE               : positive := 32;    -- size of CFS input conduit in bits
109
    IO_CFS_OUT_SIZE              : positive := 32;    -- size of CFS output conduit in bits
110
    IO_NCO_EN                    : boolean := true;   -- implement numerically-controlled oscillator (NCO)?
111
    IO_NEOLED_EN                 : boolean := true    -- implement NeoPixel-compatible smart LED interface (NEOLED)?
112 2 zero_gravi
  );
113
  port (
114
    -- Global control --
115 34 zero_gravi
    clk_i       : in  std_ulogic := '0'; -- global clock, rising edge
116
    rstn_i      : in  std_ulogic := '0'; -- global reset, low-active, async
117 50 zero_gravi
 
118 44 zero_gravi
    -- Wishbone bus interface (available if MEM_EXT_EN = true) --
119 53 zero_gravi
    wb_tag_o    : out std_ulogic_vector(03 downto 0); -- request tag
120 34 zero_gravi
    wb_adr_o    : out std_ulogic_vector(31 downto 0); -- address
121
    wb_dat_i    : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- read data
122
    wb_dat_o    : out std_ulogic_vector(31 downto 0); -- write data
123
    wb_we_o     : out std_ulogic; -- read/write
124
    wb_sel_o    : out std_ulogic_vector(03 downto 0); -- byte enable
125
    wb_stb_o    : out std_ulogic; -- strobe
126
    wb_cyc_o    : out std_ulogic; -- valid cycle
127 53 zero_gravi
    wb_tag_i    : in  std_ulogic := '0'; -- response tag
128 34 zero_gravi
    wb_ack_i    : in  std_ulogic := '0'; -- transfer acknowledge
129
    wb_err_i    : in  std_ulogic := '0'; -- transfer error
130 50 zero_gravi
 
131 44 zero_gravi
    -- Advanced memory control signals (available if MEM_EXT_EN = true) --
132 34 zero_gravi
    fence_o     : out std_ulogic; -- indicates an executed FENCE operation
133
    fencei_o    : out std_ulogic; -- indicates an executed FENCEI operation
134 50 zero_gravi
 
135 44 zero_gravi
    -- GPIO (available if IO_GPIO_EN = true) --
136 34 zero_gravi
    gpio_o      : out std_ulogic_vector(31 downto 0); -- parallel output
137
    gpio_i      : in  std_ulogic_vector(31 downto 0) := (others => '0'); -- parallel input
138 50 zero_gravi
 
139
    -- primary UART0 (available if IO_UART0_EN = true) --
140
    uart0_txd_o : out std_ulogic; -- UART0 send data
141
    uart0_rxd_i : in  std_ulogic := '0'; -- UART0 receive data
142 51 zero_gravi
    uart0_rts_o : out std_ulogic; -- hw flow control: UART0.RX ready to receive ("RTR"), low-active, optional
143
    uart0_cts_i : in  std_ulogic := '0'; -- hw flow control: UART0.TX allowed to transmit, low-active, optional
144 50 zero_gravi
 
145
    -- secondary UART1 (available if IO_UART1_EN = true) --
146
    uart1_txd_o : out std_ulogic; -- UART1 send data
147
    uart1_rxd_i : in  std_ulogic := '0'; -- UART1 receive data
148 51 zero_gravi
    uart1_rts_o : out std_ulogic; -- hw flow control: UART1.RX ready to receive ("RTR"), low-active, optional
149
    uart1_cts_i : in  std_ulogic := '0'; -- hw flow control: UART1.TX allowed to transmit, low-active, optional
150 50 zero_gravi
 
151 44 zero_gravi
    -- SPI (available if IO_SPI_EN = true) --
152 34 zero_gravi
    spi_sck_o   : out std_ulogic; -- SPI serial clock
153
    spi_sdo_o   : out std_ulogic; -- controller data out, peripheral data in
154
    spi_sdi_i   : in  std_ulogic := '0'; -- controller data in, peripheral data out
155 50 zero_gravi
    spi_csn_o   : out std_ulogic_vector(07 downto 0); -- chip-select
156
 
157 44 zero_gravi
    -- TWI (available if IO_TWI_EN = true) --
158 35 zero_gravi
    twi_sda_io  : inout std_logic; -- twi serial data line
159
    twi_scl_io  : inout std_logic; -- twi serial clock line
160 50 zero_gravi
 
161 44 zero_gravi
    -- PWM (available if IO_PWM_EN = true) --
162 34 zero_gravi
    pwm_o       : out std_ulogic_vector(03 downto 0); -- pwm channels
163 50 zero_gravi
 
164 47 zero_gravi
    -- Custom Functions Subsystem IO (available if IO_CFS_EN = true) --
165 52 zero_gravi
    cfs_in_i    : in  std_ulogic_vector(IO_CFS_IN_SIZE-1  downto 0); -- custom CFS inputs conduit
166
    cfs_out_o   : out std_ulogic_vector(IO_CFS_OUT_SIZE-1 downto 0); -- custom CFS outputs conduit
167 50 zero_gravi
 
168 49 zero_gravi
    -- NCO output (available if IO_NCO_EN = true) --
169
    nco_o       : out std_ulogic_vector(02 downto 0); -- numerically-controlled oscillator channels
170 50 zero_gravi
 
171 52 zero_gravi
    -- NeoPixel-compatible smart LED interface (available if IO_NEOLED_EN = true) --
172
    neoled_o    : out std_ulogic; -- async serial data line
173
 
174 44 zero_gravi
    -- system time input from external MTIME (available if IO_MTIME_EN = false) --
175 40 zero_gravi
    mtime_i     : in  std_ulogic_vector(63 downto 0) := (others => '0'); -- current system time
176 50 zero_gravi
 
177 14 zero_gravi
    -- Interrupts --
178 50 zero_gravi
    soc_firq_i  : in  std_ulogic_vector(5 downto 0) := (others => '0'); -- fast interrupt channels
179 44 zero_gravi
    mtime_irq_i : in  std_ulogic := '0'; -- machine timer interrupt, available if IO_MTIME_EN = false
180 34 zero_gravi
    msw_irq_i   : in  std_ulogic := '0'; -- machine software interrupt
181
    mext_irq_i  : in  std_ulogic := '0'  -- machine external interrupt
182 2 zero_gravi
  );
183
end neorv32_top;
184
 
185
architecture neorv32_top_rtl of neorv32_top is
186
 
187 12 zero_gravi
  -- CPU boot address --
188 44 zero_gravi
  constant cpu_boot_addr_c : std_ulogic_vector(31 downto 0) := cond_sel_stdulogicvector_f(BOOTLOADER_EN, boot_rom_base_c, ispace_base_c);
189 12 zero_gravi
 
190 41 zero_gravi
  -- Bus timeout --
191
  constant bus_timeout_temp_c : natural := 2**index_size_f(bus_timeout_c); -- round to next power-of-two
192 44 zero_gravi
  constant bus_timeout_proc_c : natural := cond_sel_natural_f(ICACHE_EN, ((ICACHE_BLOCK_SIZE/4)*bus_timeout_temp_c)-1, bus_timeout_c);
193 41 zero_gravi
 
194 29 zero_gravi
  -- alignment check for internal memories --
195
  constant imem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) := (others => '0');
196
  constant dmem_align_check_c : std_ulogic_vector(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) := (others => '0');
197
 
198 2 zero_gravi
  -- reset generator --
199
  signal rstn_i_sync0 : std_ulogic;
200
  signal rstn_i_sync1 : std_ulogic;
201
  signal rstn_i_sync2 : std_ulogic;
202
  signal rstn_gen     : std_ulogic_vector(3 downto 0);
203
  signal ext_rstn     : std_ulogic;
204
  signal sys_rstn     : std_ulogic;
205
  signal wdt_rstn     : std_ulogic;
206
 
207
  -- clock generator --
208
  signal clk_div    : std_ulogic_vector(11 downto 0);
209
  signal clk_div_ff : std_ulogic_vector(11 downto 0);
210
  signal clk_gen    : std_ulogic_vector(07 downto 0);
211 52 zero_gravi
  signal clk_gen_en : std_ulogic_vector(08 downto 0);
212 47 zero_gravi
  --
213 52 zero_gravi
  signal wdt_cg_en    : std_ulogic;
214
  signal uart0_cg_en  : std_ulogic;
215
  signal uart1_cg_en  : std_ulogic;
216
  signal spi_cg_en    : std_ulogic;
217
  signal twi_cg_en    : std_ulogic;
218
  signal pwm_cg_en    : std_ulogic;
219
  signal cfs_cg_en    : std_ulogic;
220
  signal nco_cg_en    : std_ulogic;
221
  signal neoled_cg_en : std_ulogic;
222 2 zero_gravi
 
223 12 zero_gravi
  -- bus interface --
224
  type bus_interface_t is record
225 11 zero_gravi
    addr   : std_ulogic_vector(data_width_c-1 downto 0); -- bus access address
226
    rdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus read data
227
    wdata  : std_ulogic_vector(data_width_c-1 downto 0); -- bus write data
228
    ben    : std_ulogic_vector(03 downto 0); -- byte enable
229
    we     : std_ulogic; -- write enable
230
    re     : std_ulogic; -- read enable
231
    cancel : std_ulogic; -- cancel current transfer
232
    ack    : std_ulogic; -- bus transfer acknowledge
233
    err    : std_ulogic; -- bus transfer error
234 12 zero_gravi
    fence  : std_ulogic; -- fence(i) instruction executed
235 35 zero_gravi
    priv   : std_ulogic_vector(1 downto 0); -- current privilege level
236 40 zero_gravi
    src    : std_ulogic; -- access source (1=instruction fetch, 0=data access)
237 53 zero_gravi
    excl   : std_ulogic; -- exclusive access
238 11 zero_gravi
  end record;
239 41 zero_gravi
  signal cpu_i, i_cache, cpu_d, p_bus : bus_interface_t;
240 53 zero_gravi
  signal cpu_d_exclr : std_ulogic; -- CPU D-bus, exclusive access response
241 2 zero_gravi
 
242
  -- io space access --
243
  signal io_acc  : std_ulogic;
244
  signal io_rden : std_ulogic;
245
  signal io_wren : std_ulogic;
246
 
247
  -- read-back busses -
248
  signal imem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
249
  signal imem_ack       : std_ulogic;
250
  signal dmem_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
251
  signal dmem_ack       : std_ulogic;
252
  signal bootrom_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
253
  signal bootrom_ack    : std_ulogic;
254
  signal wishbone_rdata : std_ulogic_vector(data_width_c-1 downto 0);
255
  signal wishbone_ack   : std_ulogic;
256
  signal wishbone_err   : std_ulogic;
257 53 zero_gravi
  signal wishbone_exclr : std_ulogic;
258 2 zero_gravi
  signal gpio_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
259
  signal gpio_ack       : std_ulogic;
260
  signal mtime_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
261
  signal mtime_ack      : std_ulogic;
262 50 zero_gravi
  signal uart0_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
263
  signal uart0_ack      : std_ulogic;
264
  signal uart1_rdata    : std_ulogic_vector(data_width_c-1 downto 0);
265
  signal uart1_ack      : std_ulogic;
266 2 zero_gravi
  signal spi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
267
  signal spi_ack        : std_ulogic;
268
  signal twi_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
269
  signal twi_ack        : std_ulogic;
270
  signal pwm_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
271
  signal pwm_ack        : std_ulogic;
272
  signal wdt_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
273
  signal wdt_ack        : std_ulogic;
274
  signal trng_rdata     : std_ulogic_vector(data_width_c-1 downto 0);
275
  signal trng_ack       : std_ulogic;
276 47 zero_gravi
  signal cfs_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
277
  signal cfs_ack        : std_ulogic;
278 49 zero_gravi
  signal nco_rdata      : std_ulogic_vector(data_width_c-1 downto 0);
279
  signal nco_ack        : std_ulogic;
280 52 zero_gravi
  signal neoled_rdata   : std_ulogic_vector(data_width_c-1 downto 0);
281
  signal neoled_ack     : std_ulogic;
282 12 zero_gravi
  signal sysinfo_rdata  : std_ulogic_vector(data_width_c-1 downto 0);
283
  signal sysinfo_ack    : std_ulogic;
284 2 zero_gravi
 
285
  -- IRQs --
286 48 zero_gravi
  signal mtime_irq    : std_ulogic;
287 47 zero_gravi
  --
288 48 zero_gravi
  signal fast_irq     : std_ulogic_vector(15 downto 0);
289
  signal fast_irq_ack : std_ulogic_vector(15 downto 0);
290
  --
291 50 zero_gravi
  signal gpio_irq      : std_ulogic;
292
  signal wdt_irq       : std_ulogic;
293
  signal uart0_rxd_irq : std_ulogic;
294
  signal uart0_txd_irq : std_ulogic;
295
  signal uart1_rxd_irq : std_ulogic;
296
  signal uart1_txd_irq : std_ulogic;
297
  signal spi_irq       : std_ulogic;
298
  signal twi_irq       : std_ulogic;
299
  signal cfs_irq       : std_ulogic;
300
  signal cfs_irq_ack   : std_ulogic;
301 52 zero_gravi
  signal neoled_irq    : std_ulogic;
302 2 zero_gravi
 
303 11 zero_gravi
  -- misc --
304
  signal mtime_time : std_ulogic_vector(63 downto 0); -- current system time from MTIME
305 47 zero_gravi
  signal cpu_sleep  : std_ulogic; -- CPU is in sleep mode when set
306 11 zero_gravi
 
307 2 zero_gravi
begin
308
 
309
  -- Sanity Checks --------------------------------------------------------------------------
310
  -- -------------------------------------------------------------------------------------------
311 36 zero_gravi
  -- clock --
312
  assert not (CLOCK_FREQUENCY = 0) report "NEORV32 PROCESSOR CONFIG ERROR! Core clock frequency (CLOCK_FREQUENCY) not specified." severity error;
313 23 zero_gravi
  -- internal bootloader ROM --
314 44 zero_gravi
  assert not ((BOOTLOADER_EN = true) and (boot_rom_size_c > boot_rom_max_size_c)) report "NEORV32 PROCESSOR CONFIG ERROR! Boot ROM size out of range." severity error;
315
  assert not ((BOOTLOADER_EN = true) and (MEM_INT_IMEM_ROM = true)) report "NEORV32 PROCESSOR CONFIG WARNING! IMEM is configured as read-only. Bootloader will not be able to load new executables." severity warning;
316 23 zero_gravi
  -- memory system - data/instruction fetch --
317 44 zero_gravi
  assert not ((MEM_EXT_EN = false) and (MEM_INT_DMEM_EN = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch data without external memory interface and internal data memory." severity error;
318
  assert not ((MEM_EXT_EN = false) and (MEM_INT_IMEM_EN = false) and (BOOTLOADER_EN = false)) report "NEORV32 PROCESSOR CONFIG ERROR! Core cannot fetch instructions without external memory interface, internal data memory and bootloader." severity error;
319 36 zero_gravi
  -- memory system - size --
320 44 zero_gravi
  assert not ((MEM_INT_DMEM_EN = true) and (is_power_of_two_f(MEM_INT_IMEM_SIZE) = false)) report "NEORV32 PROCESSOR CONFIG WARNING! MEM_INT_IMEM_SIZE should be a power of 2 to allow optimal hardware mapping." severity warning;
321
  assert not ((MEM_INT_IMEM_EN = true) and (is_power_of_two_f(MEM_INT_DMEM_SIZE) = false)) report "NEORV32 PROCESSOR CONFIG WARNING! MEM_INT_DMEM_SIZE should be a power of 2 to allow optimal hardware mapping." severity warning;
322 29 zero_gravi
  -- memory system - alignment --
323
  assert not (ispace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address must be 4-byte-aligned." severity error;
324
  assert not (dspace_base_c(1 downto 0) /= "00") report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address must be 4-byte-aligned." severity error;
325 44 zero_gravi
  assert not ((ispace_base_c(index_size_f(MEM_INT_IMEM_SIZE)-1 downto 0) /= imem_align_check_c) and (MEM_INT_IMEM_EN = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Instruction memory space base address has to be aligned to IMEM size." severity error;
326
  assert not ((dspace_base_c(index_size_f(MEM_INT_DMEM_SIZE)-1 downto 0) /= dmem_align_check_c) and (MEM_INT_DMEM_EN = true)) report "NEORV32 PROCESSOR CONFIG ERROR! Data memory space base address has to be aligned to DMEM size." severity error;
327 36 zero_gravi
  -- memory system - layout warning --
328 29 zero_gravi
  assert not (ispace_base_c /= x"00000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for instruction address space. Make sure this is sync with the software framework." severity warning;
329
  assert not (dspace_base_c /= x"80000000") report "NEORV32 PROCESSOR CONFIG WARNING! Non-default base address for data address space. Make sure this is sync with the software framework." severity warning;
330 41 zero_gravi
  -- memory system - the i-cache is intended to accelerate instruction fetch via the external memory interface only --
331 44 zero_gravi
  assert not ((ICACHE_EN = true) and (MEM_EXT_EN = false)) report "NEORV32 PROCESSOR CONFIG NOTE. Implementing i-cache without having the external memory interface implemented. The i-cache is intended to accelerate instruction fetch via the external memory interface." severity note;
332 41 zero_gravi
  -- memory system - cached instruction fetch latency check --
333 44 zero_gravi
  assert not (ICACHE_EN = true) report "NEORV32 PROCESSOR CONFIG WARNING! Implementing i-cache. Increasing bus access timeout from " & integer'image(bus_timeout_c) & " cycles to " & integer'image(bus_timeout_proc_c) & " cycles." severity warning;
334 2 zero_gravi
 
335
 
336
  -- Reset Generator ------------------------------------------------------------------------
337
  -- -------------------------------------------------------------------------------------------
338
  reset_generator_sync: process(clk_i)
339
  begin
340
    -- make sure the external reset is free of metastability and has a minimal duration of 1 clock cycle
341
    if rising_edge(clk_i) then
342
      rstn_i_sync0 <= rstn_i;
343
      rstn_i_sync1 <= rstn_i_sync0;
344
      rstn_i_sync2 <= rstn_i_sync1;
345
    end if;
346
  end process reset_generator_sync;
347
 
348
  -- keep internal reset active for at least 4 clock cycles
349
  reset_generator: process(rstn_i_sync1, rstn_i_sync2, clk_i)
350
  begin
351 23 zero_gravi
    if ((rstn_i_sync1 and rstn_i_sync2) = '0') then -- signal stable?
352 2 zero_gravi
      rstn_gen <= (others => '0');
353
    elsif rising_edge(clk_i) then
354
      rstn_gen <= rstn_gen(rstn_gen'left-1 downto 0) & '1';
355
    end if;
356
  end process reset_generator;
357
 
358
  ext_rstn <= rstn_gen(rstn_gen'left); -- the beautified external reset signal
359 23 zero_gravi
  sys_rstn <= ext_rstn and wdt_rstn;   -- system reset - can also be triggered by watchdog
360 2 zero_gravi
 
361
 
362
  -- Clock Generator ------------------------------------------------------------------------
363
  -- -------------------------------------------------------------------------------------------
364
  clock_generator: process(sys_rstn, clk_i)
365
  begin
366
    if (sys_rstn = '0') then
367
      clk_div    <= (others => '0');
368
      clk_div_ff <= (others => '0');
369 50 zero_gravi
      clk_gen_en <= (others => '0');
370 2 zero_gravi
    elsif rising_edge(clk_i) then
371 23 zero_gravi
      -- fresh clocks anyone? --
372 50 zero_gravi
      clk_gen_en(0) <= wdt_cg_en;
373
      clk_gen_en(1) <= uart0_cg_en;
374
      clk_gen_en(2) <= uart1_cg_en;
375
      clk_gen_en(3) <= spi_cg_en;
376
      clk_gen_en(4) <= twi_cg_en;
377
      clk_gen_en(5) <= pwm_cg_en;
378
      clk_gen_en(6) <= cfs_cg_en;
379
      clk_gen_en(7) <= nco_cg_en;
380 52 zero_gravi
      clk_gen_en(8) <= neoled_cg_en;
381 50 zero_gravi
      if (or_all_f(clk_gen_en) = '1') then
382 23 zero_gravi
        clk_div <= std_ulogic_vector(unsigned(clk_div) + 1);
383 2 zero_gravi
      end if;
384 23 zero_gravi
      clk_div_ff <= clk_div;
385 2 zero_gravi
    end if;
386
  end process clock_generator;
387
 
388 23 zero_gravi
  -- clock enables: rising edge detectors --
389
  clock_generator_edge: process(clk_i)
390
  begin
391
    if rising_edge(clk_i) then
392
      clk_gen(clk_div2_c)    <= clk_div(0)  and (not clk_div_ff(0));  -- CLK/2
393
      clk_gen(clk_div4_c)    <= clk_div(1)  and (not clk_div_ff(1));  -- CLK/4
394
      clk_gen(clk_div8_c)    <= clk_div(2)  and (not clk_div_ff(2));  -- CLK/8
395
      clk_gen(clk_div64_c)   <= clk_div(5)  and (not clk_div_ff(5));  -- CLK/64
396
      clk_gen(clk_div128_c)  <= clk_div(6)  and (not clk_div_ff(6));  -- CLK/128
397
      clk_gen(clk_div1024_c) <= clk_div(9)  and (not clk_div_ff(9));  -- CLK/1024
398
      clk_gen(clk_div2048_c) <= clk_div(10) and (not clk_div_ff(10)); -- CLK/2048
399
      clk_gen(clk_div4096_c) <= clk_div(11) and (not clk_div_ff(11)); -- CLK/4096
400
    end if;
401
  end process clock_generator_edge;
402 2 zero_gravi
 
403
 
404 45 zero_gravi
  -- CPU Core -------------------------------------------------------------------------------
405 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
406
  neorv32_cpu_inst: neorv32_cpu
407
  generic map (
408
    -- General --
409 41 zero_gravi
    HW_THREAD_ID                 => HW_THREAD_ID,        -- hardware thread id
410
    CPU_BOOT_ADDR                => cpu_boot_addr_c,     -- cpu boot address
411
    BUS_TIMEOUT                  => bus_timeout_proc_c,  -- cycles after an UNACKNOWLEDGED bus access triggers a bus fault exception
412 2 zero_gravi
    -- RISC-V CPU Extensions --
413 39 zero_gravi
    CPU_EXTENSION_RISCV_A        => CPU_EXTENSION_RISCV_A,        -- implement atomic extension?
414 44 zero_gravi
    CPU_EXTENSION_RISCV_B        => CPU_EXTENSION_RISCV_B,        -- implement bit manipulation extensions?
415 8 zero_gravi
    CPU_EXTENSION_RISCV_C        => CPU_EXTENSION_RISCV_C,        -- implement compressed extension?
416
    CPU_EXTENSION_RISCV_E        => CPU_EXTENSION_RISCV_E,        -- implement embedded RF extension?
417
    CPU_EXTENSION_RISCV_M        => CPU_EXTENSION_RISCV_M,        -- implement muld/div extension?
418 15 zero_gravi
    CPU_EXTENSION_RISCV_U        => CPU_EXTENSION_RISCV_U,        -- implement user mode extension?
419 55 zero_gravi
    CPU_EXTENSION_RISCV_Zfinx    => CPU_EXTENSION_RISCV_Zfinx,    -- implement 32-bit floating-point extension (using INT reg!)
420 8 zero_gravi
    CPU_EXTENSION_RISCV_Zicsr    => CPU_EXTENSION_RISCV_Zicsr,    -- implement CSR system?
421
    CPU_EXTENSION_RISCV_Zifencei => CPU_EXTENSION_RISCV_Zifencei, -- implement instruction stream sync.?
422 19 zero_gravi
    -- Extension Options --
423 41 zero_gravi
    FAST_MUL_EN                  => FAST_MUL_EN,         -- use DSPs for M extension's multiplier
424
    FAST_SHIFT_EN                => FAST_SHIFT_EN,       -- use barrel shifter for shift operations
425 15 zero_gravi
    -- Physical Memory Protection (PMP) --
426 42 zero_gravi
    PMP_NUM_REGIONS              => PMP_NUM_REGIONS,     -- number of regions (0..64)
427
    PMP_MIN_GRANULARITY          => PMP_MIN_GRANULARITY, -- minimal region granularity in bytes, has to be a power of 2, min 8 bytes
428
    -- Hardware Performance Monitors (HPM) --
429 47 zero_gravi
    HPM_NUM_CNTS                 => HPM_NUM_CNTS         -- number of implemented HPM counters (0..29)
430 2 zero_gravi
  )
431
  port map (
432
    -- global control --
433 12 zero_gravi
    clk_i          => clk_i,        -- global clock, rising edge
434
    rstn_i         => sys_rstn,     -- global reset, low-active, async
435 47 zero_gravi
    sleep_o        => cpu_sleep,    -- cpu is in sleep mode when set
436 12 zero_gravi
    -- instruction bus interface --
437
    i_bus_addr_o   => cpu_i.addr,   -- bus access address
438
    i_bus_rdata_i  => cpu_i.rdata,  -- bus read data
439
    i_bus_wdata_o  => cpu_i.wdata,  -- bus write data
440
    i_bus_ben_o    => cpu_i.ben,    -- byte enable
441
    i_bus_we_o     => cpu_i.we,     -- write enable
442
    i_bus_re_o     => cpu_i.re,     -- read enable
443
    i_bus_cancel_o => cpu_i.cancel, -- cancel current bus transaction
444
    i_bus_ack_i    => cpu_i.ack,    -- bus transfer acknowledge
445
    i_bus_err_i    => cpu_i.err,    -- bus transfer error
446
    i_bus_fence_o  => cpu_i.fence,  -- executed FENCEI operation
447 35 zero_gravi
    i_bus_priv_o   => cpu_i.priv,   -- privilege level
448 12 zero_gravi
    -- data bus interface --
449
    d_bus_addr_o   => cpu_d.addr,   -- bus access address
450
    d_bus_rdata_i  => cpu_d.rdata,  -- bus read data
451
    d_bus_wdata_o  => cpu_d.wdata,  -- bus write data
452
    d_bus_ben_o    => cpu_d.ben,    -- byte enable
453
    d_bus_we_o     => cpu_d.we,     -- write enable
454
    d_bus_re_o     => cpu_d.re,     -- read enable
455
    d_bus_cancel_o => cpu_d.cancel, -- cancel current bus transaction
456
    d_bus_ack_i    => cpu_d.ack,    -- bus transfer acknowledge
457
    d_bus_err_i    => cpu_d.err,    -- bus transfer error
458
    d_bus_fence_o  => cpu_d.fence,  -- executed FENCE operation
459 35 zero_gravi
    d_bus_priv_o   => cpu_d.priv,   -- privilege level
460 53 zero_gravi
    d_bus_excl_o   => cpu_d.excl,   -- exclusive access
461
    d_bus_excl_i   => cpu_d_exclr,  -- state of exclusiv access (set if success)
462 11 zero_gravi
    -- system time input from MTIME --
463 12 zero_gravi
    time_i         => mtime_time,   -- current system time
464 14 zero_gravi
    -- interrupts (risc-v compliant) --
465
    msw_irq_i      => msw_irq_i,    -- machine software interrupt
466
    mext_irq_i     => mext_irq_i,   -- machine external interrupt request
467
    mtime_irq_i    => mtime_irq,    -- machine timer interrupt
468
    -- fast interrupts (custom) --
469 47 zero_gravi
    firq_i         => fast_irq,     -- fast interrupt trigger
470
    firq_ack_o     => fast_irq_ack  -- fast interrupt acknowledge mask
471 2 zero_gravi
  );
472
 
473 36 zero_gravi
  -- misc --
474 53 zero_gravi
  cpu_i.excl <= '0'; -- i-fetch cannot do exclusive accesses
475
  cpu_i.src  <= '1'; -- initialized but unused
476
  cpu_d.src  <= '0'; -- initialized but unused
477 36 zero_gravi
 
478 14 zero_gravi
  -- advanced memory control --
479
  fence_o  <= cpu_d.fence; -- indicates an executed FENCE operation
480
  fencei_o <= cpu_i.fence; -- indicates an executed FENCEI operation
481 2 zero_gravi
 
482 47 zero_gravi
  -- fast interrupts - processor-internal --
483 50 zero_gravi
  fast_irq(00) <= wdt_irq;       -- HIGHEST PRIORITY - watchdog timeout
484
  fast_irq(01) <= cfs_irq;       -- custom functions subsystem
485
  fast_irq(02) <= uart0_rxd_irq; -- primary UART (UART0) data received
486
  fast_irq(03) <= uart0_txd_irq; -- primary UART (UART0) sending done
487
  fast_irq(04) <= uart1_rxd_irq; -- secondary UART (UART1) data received
488
  fast_irq(05) <= uart1_txd_irq; -- secondary UART (UART1) sending done
489
  fast_irq(06) <= spi_irq;       -- SPI transmission done
490
  fast_irq(07) <= twi_irq;       -- TWI transmission done
491
  fast_irq(08) <= gpio_irq;      -- GPIO pin-change
492 52 zero_gravi
  fast_irq(09) <= neoled_irq;    -- NEOLED buffer free
493 14 zero_gravi
 
494 48 zero_gravi
  -- fast interrupts - platform level (for custom use) --
495 50 zero_gravi
  fast_irq(10) <= soc_firq_i(0);
496
  fast_irq(11) <= soc_firq_i(1);
497
  fast_irq(12) <= soc_firq_i(2);
498
  fast_irq(13) <= soc_firq_i(3);
499
  fast_irq(14) <= soc_firq_i(4);
500
  fast_irq(15) <= soc_firq_i(5);
501 14 zero_gravi
 
502 51 zero_gravi
  -- CFS IRQ acknowledge --
503
  cfs_irq_ack <= fast_irq_ack(1);
504 48 zero_gravi
 
505
 
506 41 zero_gravi
  -- CPU Instruction Cache ------------------------------------------------------------------
507
  -- -------------------------------------------------------------------------------------------
508
  neorv32_icache_inst_true:
509 44 zero_gravi
  if (ICACHE_EN = true) generate
510 45 zero_gravi
    neorv32_icache_inst: neorv32_icache
511 41 zero_gravi
    generic map (
512 47 zero_gravi
      ICACHE_NUM_BLOCKS => ICACHE_NUM_BLOCKS,   -- number of blocks (min 2), has to be a power of 2
513
      ICACHE_BLOCK_SIZE => ICACHE_BLOCK_SIZE,   -- block size in bytes (min 4), has to be a power of 2
514
      ICACHE_NUM_SETS   => ICACHE_ASSOCIATIVITY -- associativity / number of sets (1=direct_mapped), has to be a power of 2
515 41 zero_gravi
    )
516
    port map (
517
      -- global control --
518
      clk_i         => clk_i,          -- global clock, rising edge
519
      rstn_i        => sys_rstn,       -- global reset, low-active, async
520
      clear_i       => cpu_i.fence,    -- cache clear
521
      -- host controller interface --
522
      host_addr_i   => cpu_i.addr,     -- bus access address
523
      host_rdata_o  => cpu_i.rdata,    -- bus read data
524
      host_wdata_i  => cpu_i.wdata,    -- bus write data
525
      host_ben_i    => cpu_i.ben,      -- byte enable
526
      host_we_i     => cpu_i.we,       -- write enable
527
      host_re_i     => cpu_i.re,       -- read enable
528
      host_cancel_i => cpu_i.cancel,   -- cancel current bus transaction
529
      host_ack_o    => cpu_i.ack,      -- bus transfer acknowledge
530
      host_err_o    => cpu_i.err,      -- bus transfer error
531
      -- peripheral bus interface --
532
      bus_addr_o    => i_cache.addr,   -- bus access address
533
      bus_rdata_i   => i_cache.rdata,  -- bus read data
534
      bus_wdata_o   => i_cache.wdata,  -- bus write data
535
      bus_ben_o     => i_cache.ben,    -- byte enable
536
      bus_we_o      => i_cache.we,     -- write enable
537
      bus_re_o      => i_cache.re,     -- read enable
538
      bus_cancel_o  => i_cache.cancel, -- cancel current bus transaction
539
      bus_ack_i     => i_cache.ack,    -- bus transfer acknowledge
540
      bus_err_i     => i_cache.err     -- bus transfer error
541
    );
542
  end generate;
543
 
544
  neorv32_icache_inst_false:
545 44 zero_gravi
  if (ICACHE_EN = false) generate
546 41 zero_gravi
    i_cache.addr   <= cpu_i.addr;
547
    cpu_i.rdata    <= i_cache.rdata;
548
    i_cache.wdata  <= cpu_i.wdata;
549
    i_cache.ben    <= cpu_i.ben;
550
    i_cache.we     <= cpu_i.we;
551
    i_cache.re     <= cpu_i.re;
552
    i_cache.cancel <= cpu_i.cancel;
553
    cpu_i.ack      <= i_cache.ack;
554
    cpu_i.err      <= i_cache.err;
555
  end generate;
556
 
557 53 zero_gravi
  -- no exclusive accesses for i-fetch --
558
  i_cache.excl <= '0';
559 41 zero_gravi
 
560 53 zero_gravi
 
561 45 zero_gravi
  -- CPU Bus Switch -------------------------------------------------------------------------
562 12 zero_gravi
  -- -------------------------------------------------------------------------------------------
563
  neorv32_busswitch_inst: neorv32_busswitch
564
  generic map (
565
    PORT_CA_READ_ONLY => false, -- set if controller port A is read-only
566
    PORT_CB_READ_ONLY => true   -- set if controller port B is read-only
567
  )
568
  port map (
569
    -- global control --
570 41 zero_gravi
    clk_i           => clk_i,          -- global clock, rising edge
571
    rstn_i          => sys_rstn,       -- global reset, low-active, async
572 12 zero_gravi
    -- controller interface a --
573 41 zero_gravi
    ca_bus_addr_i   => cpu_d.addr,     -- bus access address
574
    ca_bus_rdata_o  => cpu_d.rdata,    -- bus read data
575
    ca_bus_wdata_i  => cpu_d.wdata,    -- bus write data
576
    ca_bus_ben_i    => cpu_d.ben,      -- byte enable
577
    ca_bus_we_i     => cpu_d.we,       -- write enable
578
    ca_bus_re_i     => cpu_d.re,       -- read enable
579
    ca_bus_cancel_i => cpu_d.cancel,   -- cancel current bus transaction
580 53 zero_gravi
    ca_bus_excl_i   => cpu_d.excl,     -- exclusive access
581 41 zero_gravi
    ca_bus_ack_o    => cpu_d.ack,      -- bus transfer acknowledge
582
    ca_bus_err_o    => cpu_d.err,      -- bus transfer error
583 12 zero_gravi
    -- controller interface b --
584 41 zero_gravi
    cb_bus_addr_i   => i_cache.addr,   -- bus access address
585
    cb_bus_rdata_o  => i_cache.rdata,  -- bus read data
586
    cb_bus_wdata_i  => i_cache.wdata,  -- bus write data
587
    cb_bus_ben_i    => i_cache.ben,    -- byte enable
588
    cb_bus_we_i     => i_cache.we,     -- write enable
589
    cb_bus_re_i     => i_cache.re,     -- read enable
590
    cb_bus_cancel_i => i_cache.cancel, -- cancel current bus transaction
591 53 zero_gravi
    cb_bus_excl_i   => i_cache.excl,   -- exclusive access
592 41 zero_gravi
    cb_bus_ack_o    => i_cache.ack,    -- bus transfer acknowledge
593
    cb_bus_err_o    => i_cache.err,    -- bus transfer error
594 12 zero_gravi
    -- peripheral bus --
595 41 zero_gravi
    p_bus_src_o     => p_bus.src,      -- access source: 0 = A (data), 1 = B (instructions)
596
    p_bus_addr_o    => p_bus.addr,     -- bus access address
597
    p_bus_rdata_i   => p_bus.rdata,    -- bus read data
598
    p_bus_wdata_o   => p_bus.wdata,    -- bus write data
599
    p_bus_ben_o     => p_bus.ben,      -- byte enable
600
    p_bus_we_o      => p_bus.we,       -- write enable
601
    p_bus_re_o      => p_bus.re,       -- read enable
602
    p_bus_cancel_o  => p_bus.cancel,   -- cancel current bus transaction
603 53 zero_gravi
    p_bus_excl_o    => p_bus.excl,     -- exclusive access
604 41 zero_gravi
    p_bus_ack_i     => p_bus.ack,      -- bus transfer acknowledge
605
    p_bus_err_i     => p_bus.err       -- bus transfer error
606 12 zero_gravi
  );
607 2 zero_gravi
 
608 53 zero_gravi
  -- static signals --
609
  p_bus.priv <= cpu_i.priv; -- current CPU privilege level: cpu_i.priv == cpu_d.priv
610
 
611 49 zero_gravi
  -- processor bus: CPU transfer data input --
612 50 zero_gravi
  p_bus.rdata <= (imem_rdata or dmem_rdata or bootrom_rdata) or wishbone_rdata or (gpio_rdata or mtime_rdata or uart0_rdata or uart1_rdata or
613 52 zero_gravi
                 spi_rdata or twi_rdata or pwm_rdata or wdt_rdata or trng_rdata or cfs_rdata or nco_rdata or neoled_rdata or  sysinfo_rdata);
614 2 zero_gravi
 
615 49 zero_gravi
  -- processor bus: CPU transfer ACK input --
616 50 zero_gravi
  p_bus.ack <= (imem_ack or dmem_ack or bootrom_ack) or wishbone_ack or (gpio_ack or mtime_ack or uart0_ack or uart1_ack or
617 52 zero_gravi
               spi_ack or twi_ack or pwm_ack or wdt_ack or trng_ack or cfs_ack or nco_ack or neoled_ack or sysinfo_ack);
618 12 zero_gravi
 
619 49 zero_gravi
  -- processor bus: CPU transfer data bus error input --
620 50 zero_gravi
  p_bus.err <= wishbone_err;
621 12 zero_gravi
 
622 53 zero_gravi
  -- exclusive access status --
623
  -- since all internal modules/memories are only accessible to this CPU internal atomic access cannot fail
624
  cpu_d_exclr <= wishbone_exclr; -- only external atomic memory accesses can fail
625 12 zero_gravi
 
626 36 zero_gravi
 
627 2 zero_gravi
  -- Processor-Internal Instruction Memory (IMEM) -------------------------------------------
628
  -- -------------------------------------------------------------------------------------------
629
  neorv32_int_imem_inst_true:
630 44 zero_gravi
  if (MEM_INT_IMEM_EN = true) generate
631 2 zero_gravi
    neorv32_int_imem_inst: neorv32_imem
632
    generic map (
633 23 zero_gravi
      IMEM_BASE      => imem_base_c,       -- memory base address
634 2 zero_gravi
      IMEM_SIZE      => MEM_INT_IMEM_SIZE, -- processor-internal instruction memory size in bytes
635
      IMEM_AS_ROM    => MEM_INT_IMEM_ROM,  -- implement IMEM as read-only memory?
636 45 zero_gravi
      BOOTLOADER_EN  => BOOTLOADER_EN      -- implement and use bootloader?
637 2 zero_gravi
    )
638
    port map (
639 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
640
      rden_i => p_bus.re,    -- read enable
641
      wren_i => p_bus.we,    -- write enable
642
      ben_i  => p_bus.ben,   -- byte write enable
643
      addr_i => p_bus.addr,  -- address
644
      data_i => p_bus.wdata, -- data in
645
      data_o => imem_rdata,  -- data out
646
      ack_o  => imem_ack     -- transfer acknowledge
647 2 zero_gravi
    );
648
  end generate;
649
 
650
  neorv32_int_imem_inst_false:
651 44 zero_gravi
  if (MEM_INT_IMEM_EN = false) generate
652 2 zero_gravi
    imem_rdata <= (others => '0');
653
    imem_ack   <= '0';
654
  end generate;
655
 
656
 
657
  -- Processor-Internal Data Memory (DMEM) --------------------------------------------------
658
  -- -------------------------------------------------------------------------------------------
659
  neorv32_int_dmem_inst_true:
660 44 zero_gravi
  if (MEM_INT_DMEM_EN = true) generate
661 2 zero_gravi
    neorv32_int_dmem_inst: neorv32_dmem
662
    generic map (
663 23 zero_gravi
      DMEM_BASE => dmem_base_c,      -- memory base address
664 2 zero_gravi
      DMEM_SIZE => MEM_INT_DMEM_SIZE -- processor-internal data memory size in bytes
665
    )
666
    port map (
667 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
668
      rden_i => p_bus.re,    -- read enable
669
      wren_i => p_bus.we,    -- write enable
670
      ben_i  => p_bus.ben,   -- byte write enable
671
      addr_i => p_bus.addr,  -- address
672
      data_i => p_bus.wdata, -- data in
673
      data_o => dmem_rdata,  -- data out
674
      ack_o  => dmem_ack     -- transfer acknowledge
675 2 zero_gravi
    );
676
  end generate;
677
 
678
  neorv32_int_dmem_inst_false:
679 44 zero_gravi
  if (MEM_INT_DMEM_EN = false) generate
680 2 zero_gravi
    dmem_rdata <= (others => '0');
681
    dmem_ack   <= '0';
682
  end generate;
683
 
684
 
685
  -- Processor-Internal Bootloader ROM (BOOTROM) --------------------------------------------
686
  -- -------------------------------------------------------------------------------------------
687
  neorv32_boot_rom_inst_true:
688 44 zero_gravi
  if (BOOTLOADER_EN = true) generate
689 2 zero_gravi
    neorv32_boot_rom_inst: neorv32_boot_rom
690 23 zero_gravi
    generic map (
691
      BOOTROM_BASE => boot_rom_base_c, -- boot ROM base address
692
      BOOTROM_SIZE => boot_rom_size_c  -- processor-internal boot TOM memory size in bytes
693
    )
694 2 zero_gravi
    port map (
695
      clk_i  => clk_i,         -- global clock line
696 12 zero_gravi
      rden_i => p_bus.re,      -- read enable
697
      addr_i => p_bus.addr,    -- address
698 2 zero_gravi
      data_o => bootrom_rdata, -- data out
699
      ack_o  => bootrom_ack    -- transfer acknowledge
700
    );
701
  end generate;
702
 
703
  neorv32_boot_rom_inst_false:
704 44 zero_gravi
  if (BOOTLOADER_EN = false) generate
705 2 zero_gravi
    bootrom_rdata <= (others => '0');
706
    bootrom_ack   <= '0';
707
  end generate;
708
 
709
 
710
  -- External Wishbone Gateway (WISHBONE) ---------------------------------------------------
711
  -- -------------------------------------------------------------------------------------------
712
  neorv32_wishbone_inst_true:
713 44 zero_gravi
  if (MEM_EXT_EN = true) generate
714 2 zero_gravi
    neorv32_wishbone_inst: neorv32_wishbone
715
    generic map (
716 45 zero_gravi
      WB_PIPELINED_MODE => wb_pipe_mode_c,    -- false: classic/standard wishbone mode, true: pipelined wishbone mode
717 23 zero_gravi
      -- Internal instruction memory --
718 45 zero_gravi
      MEM_INT_IMEM_EN   => MEM_INT_IMEM_EN,   -- implement processor-internal instruction memory
719
      MEM_INT_IMEM_SIZE => MEM_INT_IMEM_SIZE, -- size of processor-internal instruction memory in bytes
720 23 zero_gravi
      -- Internal data memory --
721 45 zero_gravi
      MEM_INT_DMEM_EN   => MEM_INT_DMEM_EN,   -- implement processor-internal data memory
722
      MEM_INT_DMEM_SIZE => MEM_INT_DMEM_SIZE  -- size of processor-internal data memory in bytes
723 2 zero_gravi
    )
724
    port map (
725
      -- global control --
726 39 zero_gravi
      clk_i     => clk_i,          -- global clock line
727
      rstn_i    => sys_rstn,       -- global reset line, low-active
728 2 zero_gravi
      -- host access --
729 39 zero_gravi
      src_i     => p_bus.src,      -- access type (0: data, 1:instruction)
730
      addr_i    => p_bus.addr,     -- address
731
      rden_i    => p_bus.re,       -- read enable
732
      wren_i    => p_bus.we,       -- write enable
733
      ben_i     => p_bus.ben,      -- byte write enable
734
      data_i    => p_bus.wdata,    -- data in
735
      data_o    => wishbone_rdata, -- data out
736
      cancel_i  => p_bus.cancel,   -- cancel current transaction
737 53 zero_gravi
      excl_i    => p_bus.excl,     -- exclusive access request
738
      excl_o    => wishbone_exclr, -- state of exclusiv access (set if success)
739 39 zero_gravi
      ack_o     => wishbone_ack,   -- transfer acknowledge
740
      err_o     => wishbone_err,   -- transfer error
741
      priv_i    => p_bus.priv,     -- current CPU privilege level
742 2 zero_gravi
      -- wishbone interface --
743 53 zero_gravi
      wb_tag_o  => wb_tag_o,       -- request tag
744 39 zero_gravi
      wb_adr_o  => wb_adr_o,       -- address
745
      wb_dat_i  => wb_dat_i,       -- read data
746
      wb_dat_o  => wb_dat_o,       -- write data
747
      wb_we_o   => wb_we_o,        -- read/write
748
      wb_sel_o  => wb_sel_o,       -- byte enable
749
      wb_stb_o  => wb_stb_o,       -- strobe
750
      wb_cyc_o  => wb_cyc_o,       -- valid cycle
751 53 zero_gravi
      wb_tag_i  => wb_tag_i,       -- response tag
752 39 zero_gravi
      wb_ack_i  => wb_ack_i,       -- transfer acknowledge
753
      wb_err_i  => wb_err_i        -- transfer error
754 2 zero_gravi
    );
755
  end generate;
756
 
757
  neorv32_wishbone_inst_false:
758 44 zero_gravi
  if (MEM_EXT_EN = false) generate
759 2 zero_gravi
    wishbone_rdata <= (others => '0');
760
    wishbone_ack   <= '0';
761
    wishbone_err   <= '0';
762 53 zero_gravi
    wishbone_exclr <= '0';
763 2 zero_gravi
    --
764 53 zero_gravi
    wb_adr_o <= (others => '0');
765
    wb_dat_o <= (others => '0');
766
    wb_we_o  <= '0';
767
    wb_sel_o <= (others => '0');
768
    wb_stb_o <= '0';
769
    wb_cyc_o <= '0';
770
    wb_tag_o <= (others => '0');
771 2 zero_gravi
  end generate;
772
 
773
 
774
  -- IO Access? -----------------------------------------------------------------------------
775
  -- -------------------------------------------------------------------------------------------
776 12 zero_gravi
  io_acc  <= '1' when (p_bus.addr(data_width_c-1 downto index_size_f(io_size_c)) = io_base_c(data_width_c-1 downto index_size_f(io_size_c))) else '0';
777 40 zero_gravi
  io_rden <= io_acc and p_bus.re and (not p_bus.src); -- PMA: no_execute for IO region
778 47 zero_gravi
  -- the default NEORV32 peripheral/IO devices in the IO area can only be written in word mode (reduces HW complexity)
779
  io_wren <= io_acc and p_bus.we and and_all_f(p_bus.ben) and (not p_bus.src); -- PMA: write32 only, no_execute for IO region
780 2 zero_gravi
 
781
 
782 47 zero_gravi
  -- Custom Functions Subsystem (CFS) -------------------------------------------------------
783
  -- -------------------------------------------------------------------------------------------
784
  neorv32_cfs_inst_true:
785
  if (IO_CFS_EN = true) generate
786
    neorv32_cfs_inst: neorv32_cfs
787
    generic map (
788 52 zero_gravi
      CFS_CONFIG   => IO_CFS_CONFIG,  -- custom CFS configuration generic 
789
      CFS_IN_SIZE  => IO_CFS_IN_SIZE, -- size of CFS input conduit in bits
790
      CFS_OUT_SIZE => IO_CFS_OUT_SIZE -- size of CFS output conduit in bits
791 47 zero_gravi
    )
792
    port map (
793
      -- host access --
794
      clk_i       => clk_i,           -- global clock line
795
      rstn_i      => sys_rstn,        -- global reset line, low-active, use as async
796
      addr_i      => p_bus.addr,      -- address
797
      rden_i      => io_rden,         -- read enable
798
      wren_i      => io_wren,         -- byte write enable
799
      data_i      => p_bus.wdata,     -- data in
800
      data_o      => cfs_rdata,       -- data out
801
      ack_o       => cfs_ack,         -- transfer acknowledge
802
      -- clock generator --
803
      clkgen_en_o => cfs_cg_en,       -- enable clock generator
804
      clkgen_i    => clk_gen,         -- "clock" inputs
805
      -- CPU state --
806
      sleep_i     => cpu_sleep,       -- set if cpu is in sleep mode
807
      -- interrupt --
808
      irq_o       => cfs_irq,         -- interrupt request
809 48 zero_gravi
      irq_ack_i   => cfs_irq_ack,     -- interrupt acknowledge
810 47 zero_gravi
      -- custom io (conduit) --
811
      cfs_in_i    => cfs_in_i,        -- custom inputs
812
      cfs_out_o   => cfs_out_o        -- custom outputs
813
    );
814
  end generate;
815
 
816
  neorv32_cfs_inst_false:
817
  if (IO_CFS_EN = false) generate
818
    cfs_rdata <= (others => '0');
819
    cfs_ack   <= '0';
820
    cfs_cg_en <= '0';
821
    cfs_irq   <= '0';
822
    cfs_out_o <= (others => '0');
823
  end generate;
824
 
825
 
826 2 zero_gravi
  -- General Purpose Input/Output Port (GPIO) -----------------------------------------------
827
  -- -------------------------------------------------------------------------------------------
828
  neorv32_gpio_inst_true:
829 44 zero_gravi
  if (IO_GPIO_EN = true) generate
830 2 zero_gravi
    neorv32_gpio_inst: neorv32_gpio
831
    port map (
832
      -- host access --
833 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
834
      addr_i => p_bus.addr,  -- address
835
      rden_i => io_rden,     -- read enable
836
      wren_i => io_wren,     -- write enable
837
      data_i => p_bus.wdata, -- data in
838
      data_o => gpio_rdata,  -- data out
839
      ack_o  => gpio_ack,    -- transfer acknowledge
840 2 zero_gravi
      -- parallel io --
841
      gpio_o => gpio_o,
842
      gpio_i => gpio_i,
843
      -- interrupt --
844 12 zero_gravi
      irq_o  => gpio_irq     -- pin-change interrupt
845 2 zero_gravi
    );
846
  end generate;
847
 
848
  neorv32_gpio_inst_false:
849 44 zero_gravi
  if (IO_GPIO_EN = false) generate
850 2 zero_gravi
    gpio_rdata <= (others => '0');
851
    gpio_ack   <= '0';
852
    gpio_o     <= (others => '0');
853
    gpio_irq   <= '0';
854
  end generate;
855
 
856
 
857
  -- Watch Dog Timer (WDT) ------------------------------------------------------------------
858
  -- -------------------------------------------------------------------------------------------
859
  neorv32_wdt_inst_true:
860 44 zero_gravi
  if (IO_WDT_EN = true) generate
861 2 zero_gravi
    neorv32_wdt_inst: neorv32_wdt
862
    port map (
863
      -- host access --
864 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
865
      rstn_i      => ext_rstn,    -- global reset line, low-active
866
      rden_i      => io_rden,     -- read enable
867
      wren_i      => io_wren,     -- write enable
868
      addr_i      => p_bus.addr,  -- address
869
      data_i      => p_bus.wdata, -- data in
870
      data_o      => wdt_rdata,   -- data out
871
      ack_o       => wdt_ack,     -- transfer acknowledge
872 2 zero_gravi
      -- clock generator --
873 12 zero_gravi
      clkgen_en_o => wdt_cg_en,   -- enable clock generator
874 2 zero_gravi
      clkgen_i    => clk_gen,
875
      -- timeout event --
876 12 zero_gravi
      irq_o       => wdt_irq,     -- timeout IRQ
877
      rstn_o      => wdt_rstn     -- timeout reset, low_active, use it as async!
878 2 zero_gravi
    );
879
  end generate;
880
 
881
  neorv32_wdt_inst_false:
882 44 zero_gravi
  if (IO_WDT_EN = false) generate
883 2 zero_gravi
    wdt_rdata <= (others => '0');
884
    wdt_ack   <= '0';
885
    wdt_irq   <= '0';
886
    wdt_rstn  <= '1';
887
    wdt_cg_en <= '0';
888
  end generate;
889
 
890
 
891
  -- Machine System Timer (MTIME) -----------------------------------------------------------
892
  -- -------------------------------------------------------------------------------------------
893
  neorv32_mtime_inst_true:
894 44 zero_gravi
  if (IO_MTIME_EN = true) generate
895 2 zero_gravi
    neorv32_mtime_inst: neorv32_mtime
896
    port map (
897
      -- host access --
898 12 zero_gravi
      clk_i     => clk_i,       -- global clock line
899
      rstn_i    => sys_rstn,    -- global reset, low-active, async
900
      addr_i    => p_bus.addr,  -- address
901
      rden_i    => io_rden,     -- read enable
902
      wren_i    => io_wren,     -- write enable
903
      data_i    => p_bus.wdata, -- data in
904
      data_o    => mtime_rdata, -- data out
905
      ack_o     => mtime_ack,   -- transfer acknowledge
906 11 zero_gravi
      -- time output for CPU --
907 12 zero_gravi
      time_o    => mtime_time,  -- current system time
908 2 zero_gravi
      -- interrupt --
909 12 zero_gravi
      irq_o     => mtime_irq    -- interrupt request
910 2 zero_gravi
    );
911
  end generate;
912
 
913
  neorv32_mtime_inst_false:
914 44 zero_gravi
  if (IO_MTIME_EN = false) generate
915 2 zero_gravi
    mtime_rdata <= (others => '0');
916 40 zero_gravi
    mtime_time  <= mtime_i; -- use external machine timer time signal
917 2 zero_gravi
    mtime_ack   <= '0';
918 34 zero_gravi
    mtime_irq   <= mtime_irq_i; -- use external machine timer interrupt
919 2 zero_gravi
  end generate;
920
 
921
 
922 51 zero_gravi
  -- Primary Universal Asynchronous Receiver/Transmitter (UART0) ----------------------------
923 2 zero_gravi
  -- -------------------------------------------------------------------------------------------
924 50 zero_gravi
  neorv32_uart0_inst_true:
925
  if (IO_UART0_EN = true) generate
926
    neorv32_uart0_inst: neorv32_uart
927
    generic map (
928
      UART_PRIMARY => true -- true = primary UART (UART0), false = secondary UART (UART1)
929
    )
930 2 zero_gravi
    port map (
931
      -- host access --
932 51 zero_gravi
      clk_i       => clk_i,         -- global clock line
933
      addr_i      => p_bus.addr,    -- address
934
      rden_i      => io_rden,       -- read enable
935
      wren_i      => io_wren,       -- write enable
936
      data_i      => p_bus.wdata,   -- data in
937
      data_o      => uart0_rdata,   -- data out
938
      ack_o       => uart0_ack,     -- transfer acknowledge
939 2 zero_gravi
      -- clock generator --
940 51 zero_gravi
      clkgen_en_o => uart0_cg_en,   -- enable clock generator
941 2 zero_gravi
      clkgen_i    => clk_gen,
942
      -- com lines --
943 50 zero_gravi
      uart_txd_o  => uart0_txd_o,
944
      uart_rxd_i  => uart0_rxd_i,
945 51 zero_gravi
      -- hardware flow control --
946
      uart_rts_o  => uart0_rts_o,   -- UART.RX ready to receive ("RTR"), low-active, optional
947
      uart_cts_i  => uart0_cts_i,   -- UART.TX allowed to transmit, low-active, optional
948 2 zero_gravi
      -- interrupts --
949 50 zero_gravi
      irq_rxd_o   => uart0_rxd_irq, -- uart data received interrupt
950
      irq_txd_o   => uart0_txd_irq  -- uart transmission done interrupt
951 2 zero_gravi
    );
952
  end generate;
953
 
954 50 zero_gravi
  neorv32_uart0_inst_false:
955
  if (IO_UART0_EN = false) generate
956
    uart0_rdata   <= (others => '0');
957
    uart0_ack     <= '0';
958
    uart0_txd_o   <= '0';
959 51 zero_gravi
    uart0_rts_o   <= '0';
960 50 zero_gravi
    uart0_cg_en   <= '0';
961
    uart0_rxd_irq <= '0';
962
    uart0_txd_irq <= '0';
963 2 zero_gravi
  end generate;
964
 
965
 
966 51 zero_gravi
  -- Secondary Universal Asynchronous Receiver/Transmitter (UART1) --------------------------
967 50 zero_gravi
  -- -------------------------------------------------------------------------------------------
968
  neorv32_uart1_inst_true:
969
  if (IO_UART1_EN = true) generate
970
    neorv32_uart1_inst: neorv32_uart
971
    generic map (
972
      UART_PRIMARY => false -- true = primary UART (UART0), false = secondary UART (UART1)
973
    )
974
    port map (
975
      -- host access --
976 51 zero_gravi
      clk_i       => clk_i,         -- global clock line
977
      addr_i      => p_bus.addr,    -- address
978
      rden_i      => io_rden,       -- read enable
979
      wren_i      => io_wren,       -- write enable
980
      data_i      => p_bus.wdata,   -- data in
981
      data_o      => uart1_rdata,   -- data out
982
      ack_o       => uart1_ack,     -- transfer acknowledge
983 50 zero_gravi
      -- clock generator --
984 51 zero_gravi
      clkgen_en_o => uart1_cg_en,   -- enable clock generator
985 50 zero_gravi
      clkgen_i    => clk_gen,
986
      -- com lines --
987
      uart_txd_o  => uart1_txd_o,
988
      uart_rxd_i  => uart1_rxd_i,
989 51 zero_gravi
      -- hardware flow control --
990
      uart_rts_o  => uart1_rts_o,   -- UART.RX ready to receive ("RTR"), low-active, optional
991
      uart_cts_i  => uart1_cts_i,   -- UART.TX allowed to transmit, low-active, optional
992 50 zero_gravi
      -- interrupts --
993
      irq_rxd_o   => uart1_rxd_irq, -- uart data received interrupt
994
      irq_txd_o   => uart1_txd_irq  -- uart transmission done interrupt
995
    );
996
  end generate;
997
 
998
  neorv32_uart1_inst_false:
999
  if (IO_UART1_EN = false) generate
1000
    uart1_rdata   <= (others => '0');
1001
    uart1_ack     <= '0';
1002
    uart1_txd_o   <= '0';
1003 51 zero_gravi
    uart1_rts_o   <= '0';
1004 50 zero_gravi
    uart1_cg_en   <= '0';
1005
    uart1_rxd_irq <= '0';
1006
    uart1_txd_irq <= '0';
1007
  end generate;
1008
 
1009
 
1010 2 zero_gravi
  -- Serial Peripheral Interface (SPI) ------------------------------------------------------
1011
  -- -------------------------------------------------------------------------------------------
1012
  neorv32_spi_inst_true:
1013 44 zero_gravi
  if (IO_SPI_EN = true) generate
1014 2 zero_gravi
    neorv32_spi_inst: neorv32_spi
1015
    port map (
1016
      -- host access --
1017 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
1018
      addr_i      => p_bus.addr,  -- address
1019
      rden_i      => io_rden,     -- read enable
1020
      wren_i      => io_wren,     -- write enable
1021
      data_i      => p_bus.wdata, -- data in
1022
      data_o      => spi_rdata,   -- data out
1023
      ack_o       => spi_ack,     -- transfer acknowledge
1024 2 zero_gravi
      -- clock generator --
1025 12 zero_gravi
      clkgen_en_o => spi_cg_en,   -- enable clock generator
1026 2 zero_gravi
      clkgen_i    => clk_gen,
1027
      -- com lines --
1028 12 zero_gravi
      spi_sck_o   => spi_sck_o,   -- SPI serial clock
1029
      spi_sdo_o   => spi_sdo_o,   -- controller data out, peripheral data in
1030
      spi_sdi_i   => spi_sdi_i,   -- controller data in, peripheral data out
1031
      spi_csn_o   => spi_csn_o,   -- SPI CS
1032 2 zero_gravi
      -- interrupt --
1033 48 zero_gravi
      irq_o       => spi_irq      -- transmission done interrupt
1034 2 zero_gravi
    );
1035
  end generate;
1036
 
1037
  neorv32_spi_inst_false:
1038 44 zero_gravi
  if (IO_SPI_EN = false) generate
1039 2 zero_gravi
    spi_rdata  <= (others => '0');
1040
    spi_ack    <= '0';
1041 6 zero_gravi
    spi_sck_o  <= '0';
1042
    spi_sdo_o  <= '0';
1043 2 zero_gravi
    spi_csn_o  <= (others => '1'); -- CSn lines are low-active
1044
    spi_cg_en  <= '0';
1045
    spi_irq    <= '0';
1046
  end generate;
1047
 
1048
 
1049
  -- Two-Wire Interface (TWI) ---------------------------------------------------------------
1050
  -- -------------------------------------------------------------------------------------------
1051
  neorv32_twi_inst_true:
1052 44 zero_gravi
  if (IO_TWI_EN = true) generate
1053 2 zero_gravi
    neorv32_twi_inst: neorv32_twi
1054
    port map (
1055
      -- host access --
1056 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
1057
      addr_i      => p_bus.addr,  -- address
1058
      rden_i      => io_rden,     -- read enable
1059
      wren_i      => io_wren,     -- write enable
1060
      data_i      => p_bus.wdata, -- data in
1061
      data_o      => twi_rdata,   -- data out
1062
      ack_o       => twi_ack,     -- transfer acknowledge
1063 2 zero_gravi
      -- clock generator --
1064 12 zero_gravi
      clkgen_en_o => twi_cg_en,   -- enable clock generator
1065 2 zero_gravi
      clkgen_i    => clk_gen,
1066
      -- com lines --
1067 12 zero_gravi
      twi_sda_io  => twi_sda_io,  -- serial data line
1068
      twi_scl_io  => twi_scl_io,  -- serial clock line
1069 2 zero_gravi
      -- interrupt --
1070 48 zero_gravi
      irq_o       => twi_irq      -- transfer done IRQ
1071 2 zero_gravi
    );
1072
  end generate;
1073
 
1074
  neorv32_twi_inst_false:
1075 44 zero_gravi
  if (IO_TWI_EN = false) generate
1076 2 zero_gravi
    twi_rdata  <= (others => '0');
1077
    twi_ack    <= '0';
1078 51 zero_gravi
--  twi_sda_io <= 'Z'; -- FIXME?
1079
--  twi_scl_io <= 'Z'; -- FIXME?
1080 2 zero_gravi
    twi_cg_en  <= '0';
1081
    twi_irq    <= '0';
1082
  end generate;
1083
 
1084
 
1085
  -- Pulse-Width Modulation Controller (PWM) ------------------------------------------------
1086
  -- -------------------------------------------------------------------------------------------
1087
  neorv32_pwm_inst_true:
1088 44 zero_gravi
  if (IO_PWM_EN = true) generate
1089 2 zero_gravi
    neorv32_pwm_inst: neorv32_pwm
1090
    port map (
1091
      -- host access --
1092 12 zero_gravi
      clk_i       => clk_i,       -- global clock line
1093
      addr_i      => p_bus.addr,  -- address
1094
      rden_i      => io_rden,     -- read enable
1095
      wren_i      => io_wren,     -- write enable
1096
      data_i      => p_bus.wdata, -- data in
1097
      data_o      => pwm_rdata,   -- data out
1098
      ack_o       => pwm_ack,     -- transfer acknowledge
1099 2 zero_gravi
      -- clock generator --
1100 12 zero_gravi
      clkgen_en_o => pwm_cg_en,   -- enable clock generator
1101 2 zero_gravi
      clkgen_i    => clk_gen,
1102
      -- pwm output channels --
1103
      pwm_o       => pwm_o
1104
    );
1105
  end generate;
1106
 
1107
  neorv32_pwm_inst_false:
1108 44 zero_gravi
  if (IO_PWM_EN = false) generate
1109 2 zero_gravi
    pwm_rdata <= (others => '0');
1110
    pwm_ack   <= '0';
1111
    pwm_cg_en <= '0';
1112
    pwm_o     <= (others => '0');
1113
  end generate;
1114
 
1115
 
1116 49 zero_gravi
  -- Numerically-Controlled Oscillator (NCO) ------------------------------------------------
1117
  -- -------------------------------------------------------------------------------------------
1118
  neorv32_nco_inst_true:
1119
  if (IO_NCO_EN = true) generate
1120
    neorv32_nco_inst: neorv32_nco
1121
    port map (
1122
      -- host access --
1123
      clk_i       => clk_i,       -- global clock line
1124
      addr_i      => p_bus.addr,  -- address
1125
      rden_i      => io_rden,     -- read enable
1126
      wren_i      => io_wren,     -- write enable
1127
      data_i      => p_bus.wdata, -- data in
1128
      data_o      => nco_rdata,   -- data out
1129
      ack_o       => nco_ack,     -- transfer acknowledge
1130
      -- clock generator --
1131
      clkgen_en_o => nco_cg_en,   -- enable clock generator
1132
      clkgen_i    => clk_gen,
1133
      -- NCO output --
1134
      nco_o       => nco_o
1135
    );
1136
  end generate;
1137
 
1138
  neorv32_nco_inst_false:
1139
  if (IO_NCO_EN = false) generate
1140
    nco_rdata <= (others => '0');
1141
    nco_ack   <= '0';
1142
    nco_cg_en <= '0';
1143
    nco_o     <= (others => '0');
1144
  end generate;
1145
 
1146
 
1147 2 zero_gravi
  -- True Random Number Generator (TRNG) ----------------------------------------------------
1148
  -- -------------------------------------------------------------------------------------------
1149
  neorv32_trng_inst_true:
1150 44 zero_gravi
  if (IO_TRNG_EN = true) generate
1151 2 zero_gravi
    neorv32_trng_inst: neorv32_trng
1152
    port map (
1153
      -- host access --
1154 12 zero_gravi
      clk_i  => clk_i,       -- global clock line
1155
      addr_i => p_bus.addr,  -- address
1156
      rden_i => io_rden,     -- read enable
1157
      wren_i => io_wren,     -- write enable
1158
      data_i => p_bus.wdata, -- data in
1159
      data_o => trng_rdata,  -- data out
1160
      ack_o  => trng_ack     -- transfer acknowledge
1161 2 zero_gravi
    );
1162
  end generate;
1163
 
1164
  neorv32_trng_inst_false:
1165 44 zero_gravi
  if (IO_TRNG_EN = false) generate
1166 2 zero_gravi
    trng_rdata <= (others => '0');
1167
    trng_ack   <= '0';
1168
  end generate;
1169
 
1170
 
1171 52 zero_gravi
  -- Smart LED (WS2811/WS2812) Interface (NEOLED) -------------------------------------------
1172
  -- -------------------------------------------------------------------------------------------
1173
  neorv32_neoled_inst_true:
1174
  if (IO_NEOLED_EN = true) generate
1175
    neorv32_neoled_inst: neorv32_neoled
1176
    port map (
1177
      -- host access --
1178
      clk_i       => clk_i,        -- global clock line
1179
      addr_i      => p_bus.addr,   -- address
1180
      rden_i      => io_rden,      -- read enable
1181
      wren_i      => io_wren,      -- write enable
1182
      data_i      => p_bus.wdata,  -- data in
1183
      data_o      => neoled_rdata, -- data out
1184
      ack_o       => neoled_ack,   -- transfer acknowledge
1185
      -- clock generator --
1186
      clkgen_en_o => neoled_cg_en, -- enable clock generator
1187
      clkgen_i    => clk_gen,
1188
      -- interrupt --
1189
      irq_o       => neoled_irq,   -- interrupt request
1190
      -- NEOLED output --
1191
      neoled_o    => neoled_o      -- serial async data line
1192
    );
1193
  end generate;
1194
 
1195
  neorv32_neoled_inst_false:
1196
  if (IO_NEOLED_EN = false) generate
1197
    neoled_rdata <= (others => '0');
1198
    neoled_ack   <= '0';
1199
    neoled_cg_en <= '0';
1200
    neoled_irq   <= '0';
1201
    neoled_o     <= '0';
1202
  end generate;
1203
 
1204
 
1205 12 zero_gravi
  -- System Configuration Information Memory (SYSINFO) --------------------------------------
1206
  -- -------------------------------------------------------------------------------------------
1207
  neorv32_sysinfo_inst: neorv32_sysinfo
1208
  generic map (
1209
    -- General --
1210 45 zero_gravi
    CLOCK_FREQUENCY      => CLOCK_FREQUENCY,      -- clock frequency of clk_i in Hz
1211
    BOOTLOADER_EN        => BOOTLOADER_EN,        -- implement processor-internal bootloader?
1212
    USER_CODE            => USER_CODE,            -- custom user code
1213 23 zero_gravi
    -- internal Instruction memory --
1214 45 zero_gravi
    MEM_INT_IMEM_EN      => MEM_INT_IMEM_EN,      -- implement processor-internal instruction memory
1215
    MEM_INT_IMEM_SIZE    => MEM_INT_IMEM_SIZE,    -- size of processor-internal instruction memory in bytes
1216
    MEM_INT_IMEM_ROM     => MEM_INT_IMEM_ROM,     -- implement processor-internal instruction memory as ROM
1217 23 zero_gravi
    -- Internal Data memory --
1218 45 zero_gravi
    MEM_INT_DMEM_EN      => MEM_INT_DMEM_EN,      -- implement processor-internal data memory
1219
    MEM_INT_DMEM_SIZE    => MEM_INT_DMEM_SIZE,    -- size of processor-internal data memory in bytes
1220 41 zero_gravi
    -- Internal Cache memory --
1221 45 zero_gravi
    ICACHE_EN            => ICACHE_EN,            -- implement instruction cache
1222
    ICACHE_NUM_BLOCKS    => ICACHE_NUM_BLOCKS,    -- i-cache: number of blocks (min 2), has to be a power of 2
1223
    ICACHE_BLOCK_SIZE    => ICACHE_BLOCK_SIZE,    -- i-cache: block size in bytes (min 4), has to be a power of 2
1224
    ICACHE_ASSOCIATIVITY => ICACHE_ASSOCIATIVITY, -- i-cache: associativity (min 1), has to be a power 2
1225 23 zero_gravi
    -- External memory interface --
1226 45 zero_gravi
    MEM_EXT_EN           => MEM_EXT_EN,           -- implement external memory bus interface?
1227 12 zero_gravi
    -- Processor peripherals --
1228 45 zero_gravi
    IO_GPIO_EN           => IO_GPIO_EN,           -- implement general purpose input/output port unit (GPIO)?
1229
    IO_MTIME_EN          => IO_MTIME_EN,          -- implement machine system timer (MTIME)?
1230 50 zero_gravi
    IO_UART0_EN          => IO_UART0_EN,          -- implement primary universal asynchronous receiver/transmitter (UART0)?
1231
    IO_UART1_EN          => IO_UART1_EN,          -- implement secondary universal asynchronous receiver/transmitter (UART1)?
1232 45 zero_gravi
    IO_SPI_EN            => IO_SPI_EN,            -- implement serial peripheral interface (SPI)?
1233
    IO_TWI_EN            => IO_TWI_EN,            -- implement two-wire interface (TWI)?
1234
    IO_PWM_EN            => IO_PWM_EN,            -- implement pulse-width modulation unit (PWM)?
1235
    IO_WDT_EN            => IO_WDT_EN,            -- implement watch dog timer (WDT)?
1236
    IO_TRNG_EN           => IO_TRNG_EN,           -- implement true random number generator (TRNG)?
1237 49 zero_gravi
    IO_CFS_EN            => IO_CFS_EN,            -- implement custom functions subsystem (CFS)?
1238 52 zero_gravi
    IO_NCO_EN            => IO_NCO_EN,            -- implement numerically-controlled oscillator (NCO)?
1239
    IO_NEOLED_EN         => IO_NEOLED_EN          -- implement NeoPixel-compatible smart LED interface (NEOLED)?
1240 12 zero_gravi
  )
1241
  port map (
1242
    -- host access --
1243
    clk_i  => clk_i,         -- global clock line
1244
    addr_i => p_bus.addr,    -- address
1245
    rden_i => io_rden,       -- read enable
1246
    data_o => sysinfo_rdata, -- data out
1247
    ack_o  => sysinfo_ack    -- transfer acknowledge
1248
  );
1249
 
1250
 
1251 2 zero_gravi
end neorv32_top_rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.