OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [sw/] [lib/] [include/] [neorv32.h] - Blame information for rev 21

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 zero_gravi
// #################################################################################################
2
// # << NEORV32: neorv32.h - Main Core Library File >>                                             #
3
// # ********************************************************************************************* #
4
// # BSD 3-Clause License                                                                          #
5
// #                                                                                               #
6
// # Copyright (c) 2020, Stephan Nolting. All rights reserved.                                     #
7
// #                                                                                               #
8
// # Redistribution and use in source and binary forms, with or without modification, are          #
9
// # permitted provided that the following conditions are met:                                     #
10
// #                                                                                               #
11
// # 1. Redistributions of source code must retain the above copyright notice, this list of        #
12
// #    conditions and the following disclaimer.                                                   #
13
// #                                                                                               #
14
// # 2. Redistributions in binary form must reproduce the above copyright notice, this list of     #
15
// #    conditions and the following disclaimer in the documentation and/or other materials        #
16
// #    provided with the distribution.                                                            #
17
// #                                                                                               #
18
// # 3. Neither the name of the copyright holder nor the names of its contributors may be used to  #
19
// #    endorse or promote products derived from this software without specific prior written      #
20
// #    permission.                                                                                #
21
// #                                                                                               #
22
// # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS   #
23
// # OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF               #
24
// # MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE    #
25
// # COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,     #
26
// # EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE #
27
// # GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED    #
28
// # AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING     #
29
// # NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED  #
30
// # OF THE POSSIBILITY OF SUCH DAMAGE.                                                            #
31
// # ********************************************************************************************* #
32
// # The NEORV32 Processor - https://github.com/stnolting/neorv32              (c) Stephan Nolting #
33
// #################################################################################################
34
 
35
 
36
/**********************************************************************//**
37
 * @file neorv32.h
38
 * @author Stephan Nolting
39
 *
40 20 zero_gravi
 * @brief Main NEORV32 core library include file.
41 2 zero_gravi
 **************************************************************************/
42
 
43
#ifndef neorv32_h
44
#define neorv32_h
45
 
46
// Standard libraries
47
#include <stdint.h>
48
#include <inttypes.h>
49
#include <limits.h>
50
 
51
 
52
/**********************************************************************//**
53
 * Available CPU Control and Status Registers (CSRs)
54
 **************************************************************************/
55
enum NEORV32_CPU_CSRS_enum {
56 6 zero_gravi
  CSR_MSTATUS     = 0x300, /**< 0x300 - mstatus (r/w): Machine status register */
57 12 zero_gravi
  CSR_MISA        = 0x301, /**< 0x301 - misa    (r/-): CPU ISA and extensions (read-only in NEORV32) */
58 6 zero_gravi
  CSR_MIE         = 0x304, /**< 0x304 - mie     (r/w): Machine interrupt-enable register */
59
  CSR_MTVEC       = 0x305, /**< 0x305 - mtvec   (r/w): Machine trap-handler base address (for ALL traps) */
60 2 zero_gravi
 
61
  CSR_MSCRATCH    = 0x340, /**< 0x340 - mscratch (r/w): Machine scratch register */
62
  CSR_MEPC        = 0x341, /**< 0x341 - mepc     (r/w): Machine exception program counter */
63 14 zero_gravi
  CSR_MCAUSE      = 0x342, /**< 0x342 - mcause   (r/-): Machine trap cause */
64 12 zero_gravi
  CSR_MTVAL       = 0x343, /**< 0x343 - mtval    (r/w): Machine bad address or instruction */
65 2 zero_gravi
  CSR_MIP         = 0x344, /**< 0x344 - mip      (r/w): Machine interrupt pending register */
66
 
67 15 zero_gravi
  CSR_PMPCFG0     = 0x3a0, /**< 0x3a0 - pmpcfg0 (r/w): Physical memory protection configuration register 0 */
68
  CSR_PMPCFG1     = 0x3a1, /**< 0x3a1 - pmpcfg1 (r/w): Physical memory protection configuration register 1 */
69
 
70
  CSR_PMPADDR0    = 0x3b0, /**< 0x3b0 - pmpaddr0 (r/w): Physical memory protection address register 0 */
71
  CSR_PMPADDR1    = 0x3b1, /**< 0x3b1 - pmpaddr1 (r/w): Physical memory protection address register 1 */
72
  CSR_PMPADDR2    = 0x3b2, /**< 0x3b2 - pmpaddr2 (r/w): Physical memory protection address register 2 */
73
  CSR_PMPADDR3    = 0x3b3, /**< 0x3b3 - pmpaddr3 (r/w): Physical memory protection address register 3 */
74
  CSR_PMPADDR4    = 0x3b4, /**< 0x3b4 - pmpaddr4 (r/w): Physical memory protection address register 4 */
75
  CSR_PMPADDR5    = 0x3b5, /**< 0x3b5 - pmpaddr5 (r/w): Physical memory protection address register 5 */
76
  CSR_PMPADDR6    = 0x3b6, /**< 0x3b6 - pmpaddr6 (r/w): Physical memory protection address register 6 */
77
  CSR_PMPADDR7    = 0x3b7, /**< 0x3b7 - pmpaddr7 (r/w): Physical memory protection address register 7 */
78
 
79 11 zero_gravi
  CSR_MCYCLE      = 0xb00, /**< 0xb00 - mcycle    (r/w): Machine cycle counter low word */
80
  CSR_MINSTRET    = 0xb02, /**< 0xb02 - minstret  (r/w): Machine instructions-retired counter low word */
81 18 zero_gravi
 
82 12 zero_gravi
  CSR_MCYCLEH     = 0xb80, /**< 0xb80 - mcycleh   (r/w): Machine cycle counter high word - only 20-bit wide!*/
83
  CSR_MINSTRETH   = 0xb82, /**< 0xb82 - minstreth (r/w): Machine instructions-retired counter high word - only 20-bit wide! */
84 2 zero_gravi
 
85 12 zero_gravi
  CSR_CYCLE       = 0xc00, /**< 0xc00 - cycle    (r/-): Cycle counter low word (from MCYCLE) */
86
  CSR_TIME        = 0xc01, /**< 0xc01 - time     (r/-): Timer low word (from MTIME.TIME_LO) */
87
  CSR_INSTRET     = 0xc02, /**< 0xc02 - instret  (r/-): Instructions-retired counter low word (from MINSTRET) */
88 2 zero_gravi
 
89 12 zero_gravi
  CSR_CYCLEH      = 0xc80, /**< 0xc80 - cycleh   (r/-): Cycle counter high word (from MCYCLEH) - only 20-bit wide! */
90
  CSR_TIMEH       = 0xc81, /**< 0xc81 - timeh    (r/-): Timer high word (from MTIME.TIME_HI) */
91
  CSR_INSTRETH    = 0xc82, /**< 0xc82 - instreth (r/-): Instructions-retired counter high word (from MINSTRETH) - only 20-bit wide! */
92 2 zero_gravi
 
93 12 zero_gravi
  CSR_MVENDORID   = 0xf11, /**< 0xf11 - mvendorid (r/-): Vendor ID */
94
  CSR_MARCHID     = 0xf12, /**< 0xf12 - marchid   (r/-): Architecture ID */
95
  CSR_MIMPID      = 0xf13, /**< 0xf13 - mimpid    (r/-): Implementation ID/version */
96
  CSR_MHARTID     = 0xf14  /**< 0xf14 - mhartid   (r/-): Hardware thread ID (always 0) */
97 2 zero_gravi
};
98
 
99
 
100
/**********************************************************************//**
101
 * CPU <b>mstatus</b> CSR (r/w): Machine status (RISC-V spec.)
102
 **************************************************************************/
103
enum NEORV32_CPU_MSTATUS_enum {
104 15 zero_gravi
  CPU_MSTATUS_MIE   =  3, /**< CPU mstatus CSR (3): Machine interrupt enable bit (r/w) */
105
  CPU_MSTATUS_MPIE  =  7, /**< CPU mstatus CSR (7): Machine previous interrupt enable bit (r/w) */
106
  CPU_MSTATUS_MPP_L = 11, /**< CPU mstatus CSR (11): Machine previous privilege mode bit low (r/w) */
107
  CPU_MSTATUS_MPP_H = 12  /**< CPU mstatus CSR (12): Machine previous privilege mode bit high (r/w) */
108 2 zero_gravi
};
109
 
110
 
111
/**********************************************************************//**
112
 * CPU <b>mie</b> CSR (r/w): Machine interrupt enable (RISC-V spec.)
113
 **************************************************************************/
114
enum NEORV32_CPU_MIE_enum {
115 14 zero_gravi
  CPU_MIE_MSIE   =  3, /**< CPU mie CSR (3): Machine software interrupt enable (r/w) */
116
  CPU_MIE_MTIE   =  7, /**< CPU mie CSR (7): Machine timer interrupt enable bit (r/w) */
117
  CPU_MIE_MEIE   = 11, /**< CPU mie CSR (11): Machine external interrupt enable bit (r/w) */
118
  CPU_MIE_FIRQ0E = 16, /**< CPU mie CSR (16): Fast interrupt channel 0 enable bit (r/w) */
119
  CPU_MIE_FIRQ1E = 17, /**< CPU mie CSR (17): Fast interrupt channel 1 enable bit (r/w) */
120
  CPU_MIE_FIRQ2E = 18, /**< CPU mie CSR (18): Fast interrupt channel 2 enable bit (r/w) */
121
  CPU_MIE_FIRQ3E = 19  /**< CPU mie CSR (19): Fast interrupt channel 3 enable bit (r/w) */
122 2 zero_gravi
};
123
 
124
 
125
/**********************************************************************//**
126 12 zero_gravi
 * CPU <b>mip</b> CSR (r/-): Machine interrupt pending (RISC-V spec.)
127 2 zero_gravi
 **************************************************************************/
128
enum NEORV32_CPU_MIP_enum {
129 14 zero_gravi
  CPU_MIP_MSIP   =  3, /**< CPU mip CSR (3): Machine software interrupt pending (r/-) */
130
  CPU_MIP_MTIP   =  7, /**< CPU mip CSR (7): Machine timer interrupt pending (r/-) */
131
  CPU_MIP_MEIP   = 11, /**< CPU mip CSR (11): Machine external interrupt pending (r/-) */
132
 
133
  CPU_MIP_FIRQ0P = 16, /**< CPU mip CSR (16): Fast interrupt channel 0 pending (r/-) */
134
  CPU_MIP_FIRQ1P = 17, /**< CPU mip CSR (17): Fast interrupt channel 1 pending (r/-) */
135
  CPU_MIP_FIRQ2P = 18, /**< CPU mip CSR (18): Fast interrupt channel 2 pending (r/-) */
136
  CPU_MIP_FIRQ3P = 19  /**< CPU mip CSR (19): Fast interrupt channel 3 pending (r/-) */
137 2 zero_gravi
};
138
 
139
 
140
/**********************************************************************//**
141 16 zero_gravi
 * CPU <b>misa</b> CSR (r/-): Machine instruction set extensions (RISC-V spec.)
142 6 zero_gravi
 **************************************************************************/
143
enum NEORV32_CPU_MISA_enum {
144 15 zero_gravi
  CPU_MISA_C_EXT      =  2, /**< CPU misa CSR  (2): C: Compressed instructions CPU extension available (r/-)*/
145 6 zero_gravi
  CPU_MISA_E_EXT      =  4, /**< CPU misa CSR  (3): E: Embedded CPU extension available (r/-) */
146
  CPU_MISA_I_EXT      =  8, /**< CPU misa CSR  (8): I: Base integer ISA CPU extension available (r/-) */
147 15 zero_gravi
  CPU_MISA_M_EXT      = 12, /**< CPU misa CSR (12): M: Multiplier/divider CPU extension available (r/-)*/
148
  CPU_MISA_U_EXT      = 20, /**< CPU misa CSR (20): U: User mode CPU extension available (r/-)*/
149 6 zero_gravi
  CPU_MISA_X_EXT      = 23, /**< CPU misa CSR (23): X: Non-standard CPU extension available (r/-) */
150
  CPU_MISA_MXL_LO_EXT = 30, /**< CPU misa CSR (30): MXL.lo: CPU data width (r/-) */
151
  CPU_MISA_MXL_HI_EXT = 31  /**< CPU misa CSR (31): MXL.Hi: CPU data width (r/-) */
152
};
153
 
154
 
155
/**********************************************************************//**
156 14 zero_gravi
 * Trap codes from mcause CSR.
157 2 zero_gravi
 **************************************************************************/
158 12 zero_gravi
enum NEORV32_EXCEPTION_CODES_enum {
159 14 zero_gravi
  TRAP_CODE_I_MISALIGNED = 0x00000000, /**< 0.0: Instruction address misaligned */
160
  TRAP_CODE_I_ACCESS     = 0x00000001, /**< 0.1: Instruction (bus) access fault */
161
  TRAP_CODE_I_ILLEGAL    = 0x00000002, /**< 0.2: Illegal instruction */
162
  TRAP_CODE_BREAKPOINT   = 0x00000003, /**< 0.3: Breakpoint (EBREAK instruction) */
163
  TRAP_CODE_L_MISALIGNED = 0x00000004, /**< 0.4: Load address misaligned */
164
  TRAP_CODE_L_ACCESS     = 0x00000005, /**< 0.5: Load (bus) access fault */
165
  TRAP_CODE_S_MISALIGNED = 0x00000006, /**< 0.6: Store address misaligned */
166
  TRAP_CODE_S_ACCESS     = 0x00000007, /**< 0.7: Store (bus) access fault */
167
  TRAP_CODE_MENV_CALL    = 0x0000000b, /**< 0.11: Environment call from machine mode (ECALL instruction) */
168
  TRAP_CODE_MSI          = 0x80000003, /**< 1.3: Machine software interrupt */
169
  TRAP_CODE_MTI          = 0x80000007, /**< 1.7: Machine timer interrupt */
170
  TRAP_CODE_MEI          = 0x8000000b, /**< 1.11: Machine external interrupt */
171
  TRAP_CODE_FIRQ_0       = 0x80000010, /**< 1.16: Fast interrupt channel 0 */
172
  TRAP_CODE_FIRQ_1       = 0x80000011, /**< 1.17: Fast interrupt channel 1 */
173
  TRAP_CODE_FIRQ_2       = 0x80000012, /**< 1.18: Fast interrupt channel 2 */
174
  TRAP_CODE_FIRQ_3       = 0x80000013  /**< 1.19: Fast interrupt channel 3 */
175 12 zero_gravi
};
176
 
177
 
178
/**********************************************************************//**
179 2 zero_gravi
 * Processor clock prescalers
180
 **************************************************************************/
181
enum NEORV32_CLOCK_PRSC_enum {
182
  CLK_PRSC_2    =  0, /**< CPU_CLK / 2 */
183
  CLK_PRSC_4    =  1, /**< CPU_CLK / 4 */
184
  CLK_PRSC_8    =  2, /**< CPU_CLK / 8 */
185
  CLK_PRSC_64   =  3, /**< CPU_CLK / 64 */
186
  CLK_PRSC_128  =  4, /**< CPU_CLK / 128 */
187
  CLK_PRSC_1024 =  5, /**< CPU_CLK / 1024 */
188
  CLK_PRSC_2048 =  6, /**< CPU_CLK / 2048 */
189
  CLK_PRSC_4096 =  7  /**< CPU_CLK / 4096 */
190
};
191
 
192
 
193
/**********************************************************************//**
194
 * @name Helper macros for easy memory-mapped register access
195
 **************************************************************************/
196
/**@{*/
197
/** memory-mapped byte (8-bit) read/write register */
198
#define IO_REG8  (volatile uint8_t*)
199
/** memory-mapped half-word (16-bit) read/write register */
200
#define IO_REG16 (volatile uint16_t*)
201
/** memory-mapped word (32-bit) read/write register */
202
#define IO_REG32 (volatile uint32_t*)
203
/** memory-mapped double-word (64-bit) read/write register */
204
#define IO_REG64 (volatile uint64_t*)
205
/** memory-mapped byte (8-bit) read-only register */
206
#define IO_ROM8  (const volatile uint8_t*) 
207
/** memory-mapped half-word (16-bit) read-only register */
208
#define IO_ROM16 (const volatile uint16_t*)
209
/** memory-mapped word (32-bit) read-only register */
210
#define IO_ROM32 (const volatile uint32_t*)
211
/** memory-mapped double-word (64-bit) read-only register */
212
#define IO_ROM64 (const volatile uint64_t*)
213
/**@}*/
214
 
215
 
216
/**********************************************************************//**
217
 * @name Address space sections
218
 **************************************************************************/
219
/**@{*/
220
/** instruction memory base address (r/w/x) */
221 6 zero_gravi
// -> use value from MEM_ISPACE_BASE CSR
222 2 zero_gravi
/** data memory base address (r/w/x) */
223 6 zero_gravi
// -> use value from MEM_DSPACE_BASE CSR
224 2 zero_gravi
/** bootloader memory base address (r/-/x) */
225 6 zero_gravi
#define BOOTLOADER_BASE_ADDRESS (0xFFFF0000UL)
226 2 zero_gravi
/** peripheral/IO devices memory base address (r/w/x) */
227 6 zero_gravi
#define IO_BASE_ADDRESS (0xFFFFFF80UL)
228 2 zero_gravi
/**@}*/
229
 
230
 
231
/**********************************************************************//**
232
 * @name IO Device: General Purpose Input/Output Port Unit (GPIO)
233
 **************************************************************************/
234
/**@{*/
235
/** GPIO parallel input port (r/-) */
236 6 zero_gravi
#define GPIO_INPUT  (*(IO_ROM32 0xFFFFFF80UL))
237 2 zero_gravi
/** GPIO parallel output port (r/w) */
238 6 zero_gravi
#define GPIO_OUTPUT (*(IO_REG32 0xFFFFFF84UL))
239 2 zero_gravi
/**@}*/
240
 
241
 
242
/**********************************************************************//**
243 18 zero_gravi
 * @name IO Device: Dummy Device (DEVNULL)
244
 **************************************************************************/
245
/**@{*/
246
/** DEVNULL data register (r/w) */
247
#define DEVNULL_DATA (*(IO_REG32 0xFFFFFF88UL))
248
/**@}*/
249
 
250
 
251
/**********************************************************************//**
252 2 zero_gravi
 * @name IO Device: Watchdog Timer (WDT)
253
 **************************************************************************/
254
/**@{*/
255
/** Watchdog control register (r/w) */
256 6 zero_gravi
#define WDT_CT (*(IO_REG32 0xFFFFFF8CUL))
257 2 zero_gravi
 
258
/** WTD control register bits */
259
enum NEORV32_WDT_CT_enum {
260
  WDT_CT_CLK_SEL0     =  0, /**< WDT control register(0) (r/w): Clock prescaler select bit 0 */
261
  WDT_CT_CLK_SEL1     =  1, /**< WDT control register(1) (r/w): Clock prescaler select bit 1 */
262
  WDT_CT_CLK_SEL2     =  2, /**< WDT control register(2) (r/w): Clock prescaler select bit 2 */
263
  WDT_CT_EN           =  3, /**< WDT control register(3) (r/w): Watchdog enable */
264
  WDT_CT_MODE         =  4, /**< WDT control register(4) (r/w): Watchdog mode; when 0: timeout causes interrupt; when 1: timeout causes processor reset */
265
  WDT_CT_CAUSE        =  5, /**< WDT control register(5) (r/-): Last action (reset/IRQ) cause (0: external reset, 1: watchdog timeout) */
266
  WDT_CT_PWFAIL       =  6, /**< WDT control register(6) (r/-): Last Watchdog action (reset/IRQ) caused by wrong password when 1 */
267
 
268
  WDT_CT_PASSWORD_LSB =  8, /**< WDT control register(8)  (-/w): First bit / position begin for watchdog access password */
269
  WDT_CT_PASSWORD_MSB = 15  /**< WDT control register(15) (-/w): Last bit / position end for watchdog access password */
270
};
271
 
272
/** Watchdog access passwort, must be set in WDT_CT bits 15:8 for every control register access */
273
#define WDT_PASSWORD 0x47
274
/**@}*/
275
 
276
 
277
/**********************************************************************//**
278
 * @name IO Device: Machine System Timer (MTIME)
279
 **************************************************************************/
280
/**@{*/
281 11 zero_gravi
/** MTIME (time register) low word (r/w) */
282
#define MTIME_LO     (*(IO_REG32 0xFFFFFF90UL))
283
/** MTIME (time register) high word (r/w) */
284
#define MTIME_HI     (*(IO_REG32 0xFFFFFF94UL))
285 2 zero_gravi
/** MTIMECMP (time compare register) low word (r/w) */
286 6 zero_gravi
#define MTIMECMP_LO  (*(IO_REG32 0xFFFFFF98UL))
287 2 zero_gravi
/** MTIMECMP (time register) high word (r/w) */
288 6 zero_gravi
#define MTIMECMP_HI  (*(IO_REG32 0xFFFFFF9CUL))
289 2 zero_gravi
 
290 11 zero_gravi
/** MTIME (time register) 64-bit access (r/w) */
291
#define MTIME        (*(IO_REG64 (&MTIME_LO)))
292 2 zero_gravi
/** MTIMECMP (time compare register) low word (r/w) */
293
#define MTIMECMP     (*(IO_REG64 (&MTIMECMP_LO)))
294
/**@}*/
295
 
296
 
297
/**********************************************************************//**
298
 * @name IO Device: Universal Asynchronous Receiver and Transmitter (UART)
299
 **************************************************************************/
300
/**@{*/
301
/** UART control register (r/w) */
302 6 zero_gravi
#define UART_CT  (*(IO_REG32 0xFFFFFFA0UL))
303 2 zero_gravi
/** UART receive/transmit data register (r/w) */
304 6 zero_gravi
#define UART_DATA (*(IO_REG32 0xFFFFFFA4UL))
305 2 zero_gravi
 
306
/** UART control register bits */
307
enum NEORV32_UART_CT_enum {
308
  UART_CT_BAUD00  =  0, /**< UART control register(0)  (r/w): BAUD rate config value lsb (12-bi, bit 0) */
309
  UART_CT_BAUD01  =  1, /**< UART control register(1)  (r/w): BAUD rate config value (12-bi, bit 1) */
310
  UART_CT_BAUD02  =  2, /**< UART control register(2)  (r/w): BAUD rate config value (12-bi, bit 2) */
311
  UART_CT_BAUD03  =  3, /**< UART control register(3)  (r/w): BAUD rate config value (12-bi, bit 3) */
312
  UART_CT_BAUD04  =  4, /**< UART control register(4)  (r/w): BAUD rate config value (12-bi, bit 4) */
313
  UART_CT_BAUD05  =  5, /**< UART control register(5)  (r/w): BAUD rate config value (12-bi, bit 4) */
314
  UART_CT_BAUD06  =  6, /**< UART control register(6)  (r/w): BAUD rate config value (12-bi, bit 5) */
315
  UART_CT_BAUD07  =  7, /**< UART control register(7)  (r/w): BAUD rate config value (12-bi, bit 6) */
316
  UART_CT_BAUD08  =  8, /**< UART control register(8)  (r/w): BAUD rate config value (12-bi, bit 7) */
317
  UART_CT_BAUD09  =  9, /**< UART control register(9)  (r/w): BAUD rate config value (12-bi, bit 8) */
318
  UART_CT_BAUD10  = 10, /**< UART control register(10) (r/w): BAUD rate config value (12-bi, bit 9) */
319
  UART_CT_BAUD11  = 11, /**< UART control register(11) (r/w): BAUD rate config value msb (12-bi, bit 0)*/
320
 
321
  UART_CT_PRSC0   = 24, /**< UART control register(24) (r/w): BAUD rate clock prescaler select bit 0 */
322
  UART_CT_PRSC1   = 25, /**< UART control register(25) (r/w): BAUD rate clock prescaler select bit 1 */
323
  UART_CT_PRSC2   = 26, /**< UART control register(26) (r/w): BAUD rate clock prescaler select bit 2 */
324
  UART_CT_RXOR    = 27, /**< UART control register(27) (r/-): RX data overrun when set */
325
  UART_CT_EN      = 28, /**< UART control register(28) (r/w): UART global enable */
326
  UART_CT_RX_IRQ  = 29, /**< UART control register(29) (r/w): Activate interrupt on RX done */
327
  UART_CT_TX_IRQ  = 30, /**< UART control register(30) (r/w): Activate interrupt on TX done */
328
  UART_CT_TX_BUSY = 31  /**< UART control register(31) (r/-): Transmitter is busy when set */
329
};
330
 
331
/** UART receive/transmit data register bits */
332
enum NEORV32_UART_DATA_enum {
333
  UART_DATA_LSB   =  0, /**< UART receive/transmit data register(0)  (r/w): Receive/transmit data LSB (bit 0) */
334
  UART_DATA_MSB   =  7, /**< UART receive/transmit data register(7)  (r/w): Receive/transmit data MSB (bit 7) */
335
  UART_DATA_AVAIL = 31  /**< UART receive/transmit data register(31) (r/-): RX data available when set */
336
};
337
/**@}*/
338
 
339
 
340
/**********************************************************************//**
341 10 zero_gravi
 * @name IO Device: Serial Peripheral Interface Controller (SPI)
342 2 zero_gravi
 **************************************************************************/
343
/**@{*/
344
/** SPI control register (r/w) */
345 6 zero_gravi
#define SPI_CT  (*(IO_REG32 0xFFFFFFA8UL))
346 2 zero_gravi
/** SPI receive/transmit data register (r/w) */
347 6 zero_gravi
#define SPI_DATA (*(IO_REG32 0xFFFFFFACUL))
348 2 zero_gravi
 
349
/** SPI control register bits */
350
enum NEORV32_SPI_CT_enum {
351
  SPI_CT_CS0    =  0, /**< UART control register(0) (r/w): Direct chip select line 0 (output is low when set) */
352
  SPI_CT_CS1    =  1, /**< UART control register(1) (r/w): Direct chip select line 1 (output is low when set) */
353
  SPI_CT_CS2    =  2, /**< UART control register(2) (r/w): Direct chip select line 2 (output is low when set) */
354
  SPI_CT_CS3    =  3, /**< UART control register(3) (r/w): Direct chip select line 3 (output is low when set) */
355
  SPI_CT_CS4    =  4, /**< UART control register(4) (r/w): Direct chip select line 4 (output is low when set) */
356
  SPI_CT_CS5    =  5, /**< UART control register(5) (r/w): Direct chip select line 5 (output is low when set) */
357
  SPI_CT_CS6    =  6, /**< UART control register(6) (r/w): Direct chip select line 6 (output is low when set) */
358
  SPI_CT_CS7    =  7, /**< UART control register(7) (r/w): Direct chip select line 7 (output is low when set) */
359
 
360
  SPI_CT_EN     =  8, /**< UART control register(8) (r/w): SPI unit enable */
361
  SPI_CT_CPHA   =  9, /**< UART control register(9) (r/w): Clock polarity (idle polarity) */
362
  SPI_CT_PRSC0  = 10, /**< UART control register(10) (r/w): Clock prescaler select bit 0 */
363
  SPI_CT_PRSC1  = 11, /**< UART control register(11) (r/w): Clock prescaler select bit 1 */
364
  SPI_CT_PRSC2  = 12, /**< UART control register(12) (r/w): Clock prescaler select bit 2 */
365
  SPI_CT_DIR    = 13, /**< UART control register(13) (r/w): Shift direction (0: MSB first, 1: LSB first) */
366
  SPI_CT_SIZE0  = 14, /**< UART control register(14) (r/w): Transfer data size lsb (00: 8-bit, 01: 16-bit, 10: 24-bit, 11: 32-bit) */
367
  SPI_CT_SIZE1  = 15, /**< UART control register(15) (r/w): Transfer data size lsb (00: 8-bit, 01: 16-bit, 10: 24-bit, 11: 32-bit) */
368
 
369
  SPI_CT_IRQ_EN = 16, /**< UART control register(16) (r/w): Transfer done interrupt enable */
370
 
371
  SPI_CT_BUSY   = 31  /**< UART control register(31) (r/-): SPI busy flag */
372
};
373
/**@}*/
374
 
375
 
376
/**********************************************************************//**
377 10 zero_gravi
 * @name IO Device: Two-Wire Interface Controller (TWI)
378 2 zero_gravi
 **************************************************************************/
379
/**@{*/
380
/** TWI control register (r/w) */
381 6 zero_gravi
#define TWI_CT   (*(IO_REG32 0xFFFFFFB0UL))
382 2 zero_gravi
/** TWI receive/transmit data register (r/w) */
383 6 zero_gravi
#define TWI_DATA (*(IO_REG32 0xFFFFFFB4UL))
384 2 zero_gravi
 
385
/** TWI control register bits */
386
enum NEORV32_TWI_CT_enum {
387
  TWI_CT_EN     =  0, /**< TWI control register(0) (r/w): TWI enable */
388
  TWI_CT_START  =  1, /**< TWI control register(1) (-/w): Generate START condition, auto-clears */
389
  TWI_CT_STOP   =  2, /**< TWI control register(2) (-/w): Generate STOP condition, auto-clears */
390
  TWI_CT_IRQ_EN =  3, /**< TWI control register(3) (r/w): Enable transmission done interrupt */
391
  TWI_CT_PRSC0  =  4, /**< TWI control register(4) (r/w): Clock prescaler select bit 0 */
392
  TWI_CT_PRSC1  =  5, /**< TWI control register(5) (r/w): Clock prescaler select bit 1 */
393
  TWI_CT_PRSC2  =  6, /**< TWI control register(6) (r/w): Clock prescaler select bit 2 */
394 10 zero_gravi
  TWI_CT_MACK   =  7, /**< TWI control register(7) (r/w): Generate controller ACK for each transmission */
395 2 zero_gravi
 
396
  TWI_CT_ACK    = 30, /**< TWI control register(30) (r/-): ACK received when set */
397
  TWI_CT_BUSY   = 31  /**< TWI control register(31) (r/-): Transfer in progress, busy flag */
398
};
399
 
400
/** WTD receive/transmit data register bits */
401
enum NEORV32_TWI_DATA_enum {
402
  TWI_DATA_LSB = 0, /**< TWI data register(0) (r/w): Receive/transmit data (8-bit) LSB */
403
  TWI_DATA_MSB = 7  /**< TWI data register(7) (r/w): Receive/transmit data (8-bit) MSB */
404
};
405
/**@}*/
406
 
407
 
408
/**********************************************************************//**
409
 * @name IO Device: Pulse Width Modulation Controller (PWM)
410
 **************************************************************************/
411
/**@{*/
412
/** PWM control register (r/w) */
413 6 zero_gravi
#define PWM_CT   (*(IO_REG32 0xFFFFFFB8UL)) // r/w: control register
414 2 zero_gravi
/** PWM duty cycle register (4-channels) (r/w) */
415 6 zero_gravi
#define PWM_DUTY (*(IO_REG32 0xFFFFFFBCUL)) // r/w: duty cycle channel 1 and 0
416 2 zero_gravi
 
417
/** PWM control register bits */
418
enum NEORV32_PWM_CT_enum {
419
  PWM_CT_EN    =  0, /**< PWM control register(0) (r/w): PWM controller enable */
420
  PWM_CT_PRSC0 =  1, /**< PWM control register(1) (r/w): Clock prescaler select bit 0 */
421
  PWM_CT_PRSC1 =  2, /**< PWM control register(2) (r/w): Clock prescaler select bit 1 */
422
  PWM_CT_PRSC2 =  3  /**< PWM control register(3) (r/w): Clock prescaler select bit 2 */
423
};
424
 
425
/**PWM duty cycle register bits */
426
enum NEORV32_PWM_DUTY_enum {
427
  PWM_DUTY_CH0_LSB =  0, /**< PWM duty cycle register(0)  (r/w): Channel 0 duty cycle (8-bit) LSB */
428
  PWM_DUTY_CH0_MSB =  7, /**< PWM duty cycle register(7)  (r/w): Channel 0 duty cycle (8-bit) MSB */
429
  PWM_DUTY_CH1_LSB =  8, /**< PWM duty cycle register(8)  (r/w): Channel 1 duty cycle (8-bit) LSB */
430
  PWM_DUTY_CH1_MSB = 15, /**< PWM duty cycle register(15) (r/w): Channel 1 duty cycle (8-bit) MSB */
431
  PWM_DUTY_CH2_LSB = 16, /**< PWM duty cycle register(16) (r/w): Channel 2 duty cycle (8-bit) LSB */
432
  PWM_DUTY_CH2_MSB = 23, /**< PWM duty cycle register(23) (r/w): Channel 2 duty cycle (8-bit) MSB */
433
  PWM_DUTY_CH3_LSB = 24, /**< PWM duty cycle register(24) (r/w): Channel 3 duty cycle (8-bit) LSB */
434
  PWM_DUTY_CH3_MSB = 31  /**< PWM duty cycle register(31) (r/w): Channel 3 duty cycle (8-bit) MSB */
435
};
436
/**@}*/
437
 
438
 
439
/**********************************************************************//**
440
 * @name IO Device: True Random Number Generator (TRNG)
441
 **************************************************************************/
442
/**@{*/
443
/** TRNG control register (r/w) */
444 6 zero_gravi
#define TRNG_CT   (*(IO_REG32 0xFFFFFFC0UL))
445 2 zero_gravi
/** TRNG data register (r/-) */
446 6 zero_gravi
#define TRNG_DATA (*(IO_ROM32 0xFFFFFFC4UL))
447 2 zero_gravi
 
448
/** TRNG control register bits */
449
enum NEORV32_TRNG_CT_enum {
450
  TRNG_CT_TAP_LSB =  0, /**< TRNG control register(0)  (r/w): TAP mask (16-bit) LSB */
451
  TRNG_CT_TAP_MSB = 15, /**< TRNG control register(15) (r/w): TAP mask (16-bit) MSB */
452
  TRNG_CT_EN      = 31  /**< TRNG control register(31) (r/w): TRNG enable */
453
};
454
 
455
/** WTD data register bits */
456
enum NEORV32_TRNG_DUTY_enum {
457
  TRNG_DATA_LSB   =  0, /**< TRNG data register(0)  (r/-): Random data (16-bit) LSB */
458
  TRNG_DATA_MSB   = 15, /**< TRNG data register(15) (r/-): Random data (16-bit) MSB */
459
  TRNG_DATA_VALID = 31  /**< TRNG data register(31) (r/-): Random data output valid */
460
};
461
/**@}*/
462
 
463
 
464 3 zero_gravi
/**********************************************************************//**
465 12 zero_gravi
 * @name IO Device: System Configuration Info Memory (SYSINFO)
466
 **************************************************************************/
467
/**@{*/
468
/** SYSINFO(0): Clock speed */
469
#define SYSINFO_CLK         (*(IO_ROM32 0xFFFFFFE0UL))
470
/** SYSINFO(1): Custom user code (via "USER_CODE" generic) */
471
#define SYSINFO_USER_CODE   (*(IO_ROM32 0xFFFFFFE4UL))
472
/** SYSINFO(2): Clock speed */
473
#define SYSINFO_FEATURES    (*(IO_ROM32 0xFFFFFFE8UL))
474
/** SYSINFO(3): reserved */
475
#define SYSINFO_reserved1   (*(IO_ROM32 0xFFFFFFECUL))
476
/** SYSINFO(4): Instruction memory address space base */
477
#define SYSINFO_ISPACE_BASE (*(IO_ROM32 0xFFFFFFF0UL))
478
/** SYSINFO(5): Data memory address space base */
479
#define SYSINFO_DSPACE_BASE (*(IO_ROM32 0xFFFFFFF4UL))
480
/** SYSINFO(6): Instruction memory address space size in bytes */
481
#define SYSINFO_ISPACE_SIZE (*(IO_ROM32 0xFFFFFFF8UL))
482
/** SYSINFO(7): Data memory address space size in bytes */
483
#define SYSINFO_DSPACE_SIZE (*(IO_ROM32 0xFFFFFFFCUL))
484
/**@}*/
485
 
486
 
487
/**********************************************************************//**
488
 * SYSINFO_FEATURES (r/-): Implemented processor devices/features
489
 **************************************************************************/
490
 enum NEORV32_SYSINFO_FEATURES_enum {
491
  SYSINFO_FEATURES_BOOTLOADER       =  0, /**< SYSINFO_FEATURES  (0) (r/-): Bootloader implemented when 1 (via BOOTLOADER_USE generic) */
492
  SYSINFO_FEATURES_MEM_EXT          =  1, /**< SYSINFO_FEATURES  (1) (r/-): External bus interface implemented when 1 (via MEM_EXT_USE generic) */
493
  SYSINFO_FEATURES_MEM_INT_IMEM     =  2, /**< SYSINFO_FEATURES  (2) (r/-): Processor-internal instruction memory implemented when 1 (via MEM_INT_IMEM_USE generic) */
494
  SYSINFO_FEATURES_MEM_INT_IMEM_ROM =  3, /**< SYSINFO_FEATURES  (3) (r/-): Processor-internal instruction memory implemented as ROM when 1 (via MEM_INT_IMEM_ROM generic) */
495
  SYSINFO_FEATURES_MEM_INT_DMEM     =  4, /**< SYSINFO_FEATURES  (4) (r/-): Processor-internal data memory implemented when 1 (via MEM_INT_DMEM_USE generic) */
496
 
497
  SYSINFO_FEATURES_IO_GPIO          = 16, /**< SYSINFO_FEATURES (16) (r/-): General purpose input/output port unit implemented when 1 (via IO_GPIO_USE generic) */
498
  SYSINFO_FEATURES_IO_MTIME         = 17, /**< SYSINFO_FEATURES (17) (r/-): Machine system timer implemented when 1 (via IO_MTIME_USE generic) */
499
  SYSINFO_FEATURES_IO_UART          = 18, /**< SYSINFO_FEATURES (18) (r/-): Universal asynchronous receiver/transmitter implemented when 1 (via IO_UART_USE generic) */
500
  SYSINFO_FEATURES_IO_SPI           = 19, /**< SYSINFO_FEATURES (19) (r/-): Serial peripheral interface implemented when 1 (via IO_SPI_USE generic) */
501
  SYSINFO_FEATURES_IO_TWI           = 20, /**< SYSINFO_FEATURES (20) (r/-): Two-wire interface implemented when 1 (via IO_TWI_USE generic) */
502
  SYSINFO_FEATURES_IO_PWM           = 21, /**< SYSINFO_FEATURES (21) (r/-): Pulse-width modulation unit implemented when 1 (via IO_PWM_USE generic) */
503
  SYSINFO_FEATURES_IO_WDT           = 22, /**< SYSINFO_FEATURES (22) (r/-): Watchdog timer implemented when 1 (via IO_WDT_USE generic) */
504 14 zero_gravi
 
505 12 zero_gravi
  SYSINFO_FEATURES_IO_TRNG          = 24, /**< SYSINFO_FEATURES (24) (r/-): True random number generator implemented when 1 (via IO_TRNG_USE generic) */
506
  SYSINFO_FEATURES_IO_DEVNULL       = 25  /**< SYSINFO_FEATURES (24) (r/-): Dummy device implemented when 1 (via IO_DEVNULL_USE generic) */
507
};
508
 
509
 
510 2 zero_gravi
// ----------------------------------------------------------------------------
511
// Include all IO driver headers
512
// ----------------------------------------------------------------------------
513
// cpu core
514
#include "neorv32_cpu.h"
515
 
516
// neorv32 runtime environment
517
#include "neorv32_rte.h"
518
 
519
// io/peripheral devices
520
#include "neorv32_gpio.h"
521
#include "neorv32_mtime.h"
522
#include "neorv32_pwm.h"
523
#include "neorv32_spi.h"
524
#include "neorv32_trng.h"
525
#include "neorv32_twi.h"
526
#include "neorv32_uart.h"
527
#include "neorv32_wdt.h"
528
 
529
#endif // neorv32_h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.