OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] [trunk/] [HW/] [ipcore_dir/] [dcm_vga.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ndumitrach
////////////////////////////////////////////////////////////////////////////////
2
// Copyright (c) 1995-2012 Xilinx, Inc.  All rights reserved.
3
////////////////////////////////////////////////////////////////////////////////
4
//   ____  ____ 
5
//  /   /\/   / 
6
// /___/  \  /    Vendor: Xilinx 
7
// \   \   \/     Version : 14.5
8
//  \   \         Application : xaw2verilog
9
//  /   /         Filename : dcm_vga.v
10
// /___/   /\     Timestamp : 05/18/2013 01:02:42
11
// \   \  /  \ 
12
//  \___\/\___\ 
13
//
14
//Command: xaw2verilog -st D:/work/xilinx/ddr_186/ddr_186/ipcore_dir/dcm_vga.xaw D:/work/xilinx/ddr_186/ddr_186/ipcore_dir/dcm_vga
15
//Design Name: dcm_vga
16
//Device: xc3s700an-4fgg484
17
//
18
// Module dcm_vga
19
// Generated by Xilinx Architecture Wizard
20
// Written for synthesis tool: XST
21
// Period Jitter (unit interval) for block DCM_SP_INST = 0.02 UI
22
// Period Jitter (Peak-to-Peak) for block DCM_SP_INST = 0.83 ns
23
`timescale 1ns / 1ps
24
 
25
module dcm_vga(CLKIN_IN,
26
               CLKDV_OUT,
27
               CLKFX_OUT,
28
               CLKIN_IBUFG_OUT,
29
               CLK0_OUT,
30
               CLK90_OUT,
31
               LOCKED_OUT);
32
 
33
    input CLKIN_IN;
34
   output CLKDV_OUT;
35
   output CLKFX_OUT;
36
   output CLKIN_IBUFG_OUT;
37
   output CLK0_OUT;
38
   output CLK90_OUT;
39
   output LOCKED_OUT;
40
 
41
   wire CLKDV_BUF;
42
   wire CLKFB_IN;
43
   wire CLKFX_BUF;
44
   wire CLKIN_IBUFG;
45
   wire CLK0_BUF;
46
   wire CLK90_BUF;
47
   wire GND_BIT;
48
 
49
   assign GND_BIT = 0;
50
   assign CLKIN_IBUFG_OUT = CLKIN_IBUFG;
51
   assign CLK0_OUT = CLKFB_IN;
52
   BUFG  CLKDV_BUFG_INST (.I(CLKDV_BUF),
53
                         .O(CLKDV_OUT));
54
   BUFG  CLKFX_BUFG_INST (.I(CLKFX_BUF),
55
                         .O(CLKFX_OUT));
56
   IBUFG  CLKIN_IBUFG_INST (.I(CLKIN_IN),
57
                           .O(CLKIN_IBUFG));
58
   BUFG  CLK0_BUFG_INST (.I(CLK0_BUF),
59
                        .O(CLKFB_IN));
60
   BUFG  CLK90_BUFG_INST (.I(CLK90_BUF),
61
                         .O(CLK90_OUT));
62
   DCM_SP #( .CLK_FEEDBACK("1X"), .CLKDV_DIVIDE(2.0), .CLKFX_DIVIDE(16),
63
         .CLKFX_MULTIPLY(3), .CLKIN_DIVIDE_BY_2("FALSE"), .CLKIN_PERIOD(7.500),
64
         .CLKOUT_PHASE_SHIFT("NONE"), .DESKEW_ADJUST("SYSTEM_SYNCHRONOUS"),
65
         .DFS_FREQUENCY_MODE("LOW"), .DLL_FREQUENCY_MODE("LOW"),
66
         .DUTY_CYCLE_CORRECTION("TRUE"), .FACTORY_JF(16'hC080),
67
         .PHASE_SHIFT(0), .STARTUP_WAIT("FALSE") ) DCM_SP_INST
68
         (.CLKFB(CLKFB_IN),
69
                       .CLKIN(CLKIN_IBUFG),
70
                       .DSSEN(GND_BIT),
71
                       .PSCLK(GND_BIT),
72
                       .PSEN(GND_BIT),
73
                       .PSINCDEC(GND_BIT),
74
                       .RST(GND_BIT),
75
                       .CLKDV(CLKDV_BUF),
76
                       .CLKFX(CLKFX_BUF),
77
                       .CLKFX180(),
78
                       .CLK0(CLK0_BUF),
79
                       .CLK2X(),
80
                       .CLK2X180(),
81
                       .CLK90(CLK90_BUF),
82
                       .CLK180(),
83
                       .CLK270(),
84
                       .LOCKED(LOCKED_OUT),
85
                       .PSDONE(),
86
                       .STATUS());
87
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.