| 1 |
32 |
dinesha |
Reading J:/Microsemi/Libero_SoC_v11.7/Model/tcl/vsim/pref.tcl
|
| 2 |
9 |
dinesha |
|
| 3 |
32 |
dinesha |
# 10.4c
|
| 4 |
9 |
dinesha |
|
| 5 |
32 |
dinesha |
# vsim -do "run.do" -c tb_top "+cast" "+INTERNAL_ROM"
|
| 6 |
|
|
# Start time: 11:09:21 on Jan 08,2017
|
| 7 |
|
|
# // ModelSim Microsemi 10.4c Aug 12 2015
|
| 8 |
9 |
dinesha |
# //
|
| 9 |
32 |
dinesha |
# // Copyright 1991-2015 Mentor Graphics Corporation
|
| 10 |
9 |
dinesha |
# // All Rights Reserved.
|
| 11 |
|
|
# //
|
| 12 |
|
|
# // THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION
|
| 13 |
|
|
# // WHICH IS THE PROPERTY OF MENTOR GRAPHICS CORPORATION OR ITS
|
| 14 |
|
|
# // LICENSORS AND IS SUBJECT TO LICENSE TERMS.
|
| 15 |
32 |
dinesha |
# // THIS DOCUMENT CONTAINS TRADE SECRETS AND COMMERCIAL OR FINANCIAL
|
| 16 |
|
|
# // INFORMATION THAT ARE PRIVILEGED, CONFIDENTIAL, AND EXEMPT FROM
|
| 17 |
|
|
# // DISCLOSURE UNDER THE FREEDOM OF INFORMATION ACT, 5 U.S.C. SECTION 552.
|
| 18 |
|
|
# // FURTHERMORE, THIS INFORMATION IS PROHIBITED FROM DISCLOSURE UNDER
|
| 19 |
|
|
# // THE TRADE SECRETS ACT, 18 U.S.C. SECTION 1905.
|
| 20 |
9 |
dinesha |
# //
|
| 21 |
|
|
# Loading sv_std.std
|
| 22 |
|
|
# Loading work.tb_top
|
| 23 |
32 |
dinesha |
# ** Error: (vsim-7) Failed to open data file "F:/Yagna-Product/VLSI/opencores/oms8051mini/trunk/verif/run/work/delay/_primary.dat" in read mode.
|
| 24 |
|
|
#
|
| 25 |
|
|
# No such file or directory. (errno = ENOENT)
|
| 26 |
9 |
dinesha |
# Loading work.digital_core
|
| 27 |
|
|
# Loading work.clkgen
|
| 28 |
|
|
# Loading work.clk_ctl
|
| 29 |
32 |
dinesha |
# Loading work.msg_handler_top
|
| 30 |
|
|
# Loading work.uart_core_nf
|
| 31 |
|
|
# Loading work.uart_txfsm
|
| 32 |
|
|
# Loading work.uart_rxfsm
|
| 33 |
|
|
# Loading work.double_sync_low
|
| 34 |
|
|
# Loading work.msg_handler
|
| 35 |
9 |
dinesha |
# Loading work.wb_crossbar
|
| 36 |
|
|
# Loading work.uart_core
|
| 37 |
|
|
# Loading work.uart_cfg
|
| 38 |
|
|
# Loading work.generic_register
|
| 39 |
|
|
# Loading work.stat_register
|
| 40 |
|
|
# Loading work.async_fifo
|
| 41 |
|
|
# Loading work.spi_core
|
| 42 |
|
|
# Loading work.spi_if
|
| 43 |
|
|
# Loading work.spi_ctl
|
| 44 |
|
|
# Loading work.spi_cfg
|
| 45 |
|
|
# Loading work.req_register
|
| 46 |
32 |
dinesha |
# Loading work.i2cm_top
|
| 47 |
|
|
# Loading work.i2cm_byte_ctrl
|
| 48 |
|
|
# Loading work.i2cm_bit_ctrl
|
| 49 |
9 |
dinesha |
# Loading work.oc8051_top
|
| 50 |
|
|
# Loading work.oc8051_decoder
|
| 51 |
|
|
# Loading work.oc8051_alu
|
| 52 |
|
|
# Loading work.oc8051_multiply
|
| 53 |
|
|
# Loading work.oc8051_divide
|
| 54 |
|
|
# Loading work.oc8051_ram_top
|
| 55 |
|
|
# Loading work.oc8051_ram_256x8_two_bist
|
| 56 |
|
|
# Loading work.oc8051_alu_src_sel
|
| 57 |
|
|
# Loading work.oc8051_comp
|
| 58 |
32 |
dinesha |
# Loading work.oc8051_rom
|
| 59 |
9 |
dinesha |
# Loading work.oc8051_cy_select
|
| 60 |
|
|
# Loading work.oc8051_indi_addr
|
| 61 |
|
|
# Loading work.oc8051_memory_interface
|
| 62 |
|
|
# Loading work.oc8051_sfr
|
| 63 |
|
|
# Loading work.oc8051_acc
|
| 64 |
|
|
# Loading work.oc8051_b_register
|
| 65 |
|
|
# Loading work.oc8051_sp
|
| 66 |
|
|
# Loading work.oc8051_dptr
|
| 67 |
|
|
# Loading work.oc8051_psw
|
| 68 |
|
|
# Loading work.oc8051_ports
|
| 69 |
|
|
# Loading work.oc8051_int
|
| 70 |
|
|
# Loading work.oc8051_tc
|
| 71 |
|
|
# Loading work.oc8051_tc2
|
| 72 |
|
|
# Loading work.oc8051_xram
|
| 73 |
32 |
dinesha |
# Loading work.i2c_slave_model
|
| 74 |
9 |
dinesha |
# Loading work.uart_agent
|
| 75 |
|
|
# Loading work.m25p20
|
| 76 |
|
|
# Loading work.memory_access
|
| 77 |
|
|
# Loading work.acdc_check
|
| 78 |
|
|
# Loading work.internal_logic
|
| 79 |
|
|
# Loading work.AT45DB321
|
| 80 |
|
|
# Loading work.tb_glbl
|
| 81 |
|
|
# Loading work.bit_register
|
| 82 |
32 |
dinesha |
# ** Warning: (vsim-3017) ../tb/tb_top.v(135): [TFMPC] - Too few port connections. Expected 30, found 28.
|
| 83 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top/u_core File: ../../rtl/core/digital_core.v
|
| 84 |
|
|
# ** Warning: (vsim-3722) ../tb/tb_top.v(135): [TFMPC] - Missing connection for port 'scan_mode'.
|
| 85 |
|
|
# ** Warning: (vsim-3722) ../tb/tb_top.v(135): [TFMPC] - Missing connection for port 'scan_enable'.
|
| 86 |
|
|
# ** Warning: (vsim-3017) ../../rtl/uart/uart_core.v(233): [TFMPC] - Too few port connections. Expected 14, found 12.
|
| 87 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top/u_core/u_uart_core/u_rxfifo File: ../../rtl/lib/async_fifo.v
|
| 88 |
|
|
# ** Warning: (vsim-3722) ../../rtl/uart/uart_core.v(233): [TFMPC] - Missing connection for port 'afull'.
|
| 89 |
|
|
# ** Warning: (vsim-3722) ../../rtl/uart/uart_core.v(233): [TFMPC] - Missing connection for port 'aempty'.
|
| 90 |
|
|
# ** Warning: (vsim-3017) ../../rtl/uart/uart_core.v(249): [TFMPC] - Too few port connections. Expected 14, found 12.
|
| 91 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top/u_core/u_uart_core/u_txfifo File: ../../rtl/lib/async_fifo.v
|
| 92 |
|
|
# ** Warning: (vsim-3722) ../../rtl/uart/uart_core.v(249): [TFMPC] - Missing connection for port 'afull'.
|
| 93 |
|
|
# ** Warning: (vsim-3722) ../../rtl/uart/uart_core.v(249): [TFMPC] - Missing connection for port 'aempty'.
|
| 94 |
|
|
# ** Warning: (vsim-3017) ../../rtl/8051/oc8051_top.v(522): [TFMPC] - Too few port connections. Expected 56, found 53.
|
| 95 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top/u_core/u_8051_core/u_memory_interface File: ../../rtl/8051/oc8051_memory_interface.v
|
| 96 |
|
|
# ** Warning: (vsim-3722) ../../rtl/8051/oc8051_top.v(522): [TFMPC] - Missing connection for port 'iack_i'.
|
| 97 |
|
|
# ** Warning: (vsim-3722) ../../rtl/8051/oc8051_top.v(522): [TFMPC] - Missing connection for port 'istb_o'.
|
| 98 |
|
|
# ** Warning: (vsim-3722) ../../rtl/8051/oc8051_top.v(522): [TFMPC] - Missing connection for port 'idat_i'.
|
| 99 |
|
|
# ** Warning: (vsim-PLI-3003) ../tb/tb_top.v(266): [TOFD] - System task or function '$shm_open' is not defined.
|
| 100 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top File: ../tb/tb_top.v
|
| 101 |
|
|
# ** Warning: (vsim-PLI-3003) ../tb/tb_top.v(267): [TOFD] - System task or function '$shm_probe' is not defined.
|
| 102 |
|
|
# Time: 0 ps Iteration: 0 Instance: /tb_top File: ../tb/tb_top.v
|
| 103 |
|
|
# do run.do
|
| 104 |
9 |
dinesha |
# NOTE : Load memory with Initial delivery content
|
| 105 |
|
|
# NOTE : Initial Load End
|
| 106 |
|
|
# --> Dumpping the design
|
| 107 |
32 |
dinesha |
# ** Error (suppressible): (vsim-12023) ../tb/tb_top.v(266): Cannot execute undefined system task/function '$shm_open'
|
| 108 |
|
|
#
|
| 109 |
|
|
# ** Error (suppressible): (vsim-12023) ../tb/tb_top.v(267): Cannot execute undefined system task/function '$shm_probe'
|
| 110 |
|
|
#
|
| 111 |
9 |
dinesha |
# NOTE: COMMUNICATION (RE)STARTED
|
| 112 |
32 |
dinesha |
# DEBUG i2c_slave; stop condition detected at 101
|
| 113 |
9 |
dinesha |
################################
|
| 114 |
|
|
# TEST STATUS : PASSED
|
| 115 |
|
|
################################
|
| 116 |
32 |
dinesha |
# ** Note: $finish : ../tb/tb_top.v(315)
|
| 117 |
|
|
# Time: 29636 ps Iteration: 0 Instance: /tb_top
|
| 118 |
|
|
# End time: 11:09:22 on Jan 08,2017, Elapsed time: 0:00:01
|
| 119 |
|
|
# Errors: 3, Warnings: 15
|