OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [gnu/] [binutils/] [ld/] [testsuite/] [ld-arm/] [arm-app.d] - Blame information for rev 98

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 33 khays
 
2
tmpdir/arm-app:     file format elf32-(little|big)arm
3
architecture: arm, flags 0x00000112:
4
EXEC_P, HAS_SYMS, D_PAGED
5
start address 0x.*
6
 
7
Disassembly of section .plt:
8
 
9
.* <.plt>:
10
 .*:    e52de004        push    {lr}            ; \(str lr, \[sp, #-4\]!\)
11
 .*:    e59fe004        ldr     lr, \[pc, #4\]  ; .* <_start-0x10>
12
 .*:    e08fe00e        add     lr, pc, lr
13
 .*:    e5bef008        ldr     pc, \[lr, #8\]!
14
 .*:    .*
15
 .*:    e28fc6.*        add     ip, pc, #.*
16
 .*:    e28cca.*        add     ip, ip, #.*     ; 0x.*
17
 .*:    e5bcf.*         ldr     pc, \[ip, #.*\]!.*
18
Disassembly of section .text:
19
 
20
.* <_start>:
21
 .*:    e1a0c00d        mov     ip, sp
22
 .*:    e92dd800        push    {fp, ip, lr, pc}
23
 .*:    eb000001        bl      .* 
24
 .*:    e89d6800        ldm     sp, {fp, sp, lr}
25
 .*:    e12fff1e        bx      lr
26
 
27
.* :
28
 .*:    e1a0c00d        mov     ip, sp
29
 .*:    e92dd800        push    {fp, ip, lr, pc}
30
 .*:    ebfffff4        bl      .* <_start-0xc>
31
 .*:    e89d6800        ldm     sp, {fp, sp, lr}
32
 .*:    e12fff1e        bx      lr
33
 
34
.* :
35
 .*:    e12fff1e        bx      lr

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.