1 |
18 |
khays |
/* s390-opc.c -- S390 opcode list
|
2 |
|
|
Copyright 2000, 2001, 2003, 2005, 2007, 2008, 2009
|
3 |
|
|
Free Software Foundation, Inc.
|
4 |
|
|
Contributed by Martin Schwidefsky (schwidefsky@de.ibm.com).
|
5 |
|
|
|
6 |
|
|
This file is part of the GNU opcodes library.
|
7 |
|
|
|
8 |
|
|
This library is free software; you can redistribute it and/or modify
|
9 |
|
|
it under the terms of the GNU General Public License as published by
|
10 |
|
|
the Free Software Foundation; either version 3, or (at your option)
|
11 |
|
|
any later version.
|
12 |
|
|
|
13 |
|
|
It is distributed in the hope that it will be useful, but WITHOUT
|
14 |
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
15 |
|
|
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
|
16 |
|
|
License for more details.
|
17 |
|
|
|
18 |
|
|
You should have received a copy of the GNU General Public License
|
19 |
|
|
along with this file; see the file COPYING. If not, write to the
|
20 |
|
|
Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
|
21 |
|
|
MA 02110-1301, USA. */
|
22 |
|
|
|
23 |
|
|
#include <stdio.h>
|
24 |
|
|
#include "ansidecl.h"
|
25 |
|
|
#include "opcode/s390.h"
|
26 |
|
|
|
27 |
|
|
/* This file holds the S390 opcode table. The opcode table
|
28 |
|
|
includes almost all of the extended instruction mnemonics. This
|
29 |
|
|
permits the disassembler to use them, and simplifies the assembler
|
30 |
|
|
logic, at the cost of increasing the table size. The table is
|
31 |
|
|
strictly constant data, so the compiler should be able to put it in
|
32 |
|
|
the .text section.
|
33 |
|
|
|
34 |
|
|
This file also holds the operand table. All knowledge about
|
35 |
|
|
inserting operands into instructions and vice-versa is kept in this
|
36 |
|
|
file. */
|
37 |
|
|
|
38 |
|
|
/* The operands table.
|
39 |
|
|
The fields are bits, shift, insert, extract, flags. */
|
40 |
|
|
|
41 |
|
|
const struct s390_operand s390_operands[] =
|
42 |
|
|
{
|
43 |
|
|
#define UNUSED 0
|
44 |
|
|
{ 0, 0, 0 }, /* Indicates the end of the operand list */
|
45 |
|
|
|
46 |
|
|
/* General purpose register operands. */
|
47 |
|
|
|
48 |
|
|
#define R_8 1 /* GPR starting at position 8 */
|
49 |
|
|
{ 4, 8, S390_OPERAND_GPR },
|
50 |
|
|
#define R_12 2 /* GPR starting at position 12 */
|
51 |
|
|
{ 4, 12, S390_OPERAND_GPR },
|
52 |
|
|
#define RO_12 3 /* optional GPR starting at position 12 */
|
53 |
|
|
{ 4, 12, S390_OPERAND_GPR | S390_OPERAND_OPTIONAL },
|
54 |
|
|
#define R_16 4 /* GPR starting at position 16 */
|
55 |
|
|
{ 4, 16, S390_OPERAND_GPR },
|
56 |
|
|
#define R_20 5 /* GPR starting at position 20 */
|
57 |
|
|
{ 4, 20, S390_OPERAND_GPR },
|
58 |
|
|
#define R_24 6 /* GPR starting at position 24 */
|
59 |
|
|
{ 4, 24, S390_OPERAND_GPR },
|
60 |
|
|
#define R_28 7 /* GPR starting at position 28 */
|
61 |
|
|
{ 4, 28, S390_OPERAND_GPR },
|
62 |
|
|
#define RO_28 8 /* optional GPR starting at position 28 */
|
63 |
|
|
{ 4, 28, (S390_OPERAND_GPR | S390_OPERAND_OPTIONAL) },
|
64 |
|
|
#define R_32 9 /* GPR starting at position 32 */
|
65 |
|
|
{ 4, 32, S390_OPERAND_GPR },
|
66 |
|
|
|
67 |
|
|
/* General purpose register pair operands. */
|
68 |
|
|
|
69 |
|
|
#define RE_8 10 /* GPR starting at position 8 */
|
70 |
|
|
{ 4, 8, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
71 |
|
|
#define RE_12 11 /* GPR starting at position 12 */
|
72 |
|
|
{ 4, 12, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
73 |
|
|
#define RE_16 12 /* GPR starting at position 16 */
|
74 |
|
|
{ 4, 16, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
75 |
|
|
#define RE_20 13 /* GPR starting at position 20 */
|
76 |
|
|
{ 4, 20, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
77 |
|
|
#define RE_24 14 /* GPR starting at position 24 */
|
78 |
|
|
{ 4, 24, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
79 |
|
|
#define RE_28 15 /* GPR starting at position 28 */
|
80 |
|
|
{ 4, 28, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
81 |
|
|
#define RE_32 16 /* GPR starting at position 32 */
|
82 |
|
|
{ 4, 32, S390_OPERAND_GPR | S390_OPERAND_REG_PAIR },
|
83 |
|
|
|
84 |
|
|
|
85 |
|
|
/* Floating point register operands. */
|
86 |
|
|
|
87 |
|
|
#define F_8 17 /* FPR starting at position 8 */
|
88 |
|
|
{ 4, 8, S390_OPERAND_FPR },
|
89 |
|
|
#define F_12 18 /* FPR starting at position 12 */
|
90 |
|
|
{ 4, 12, S390_OPERAND_FPR },
|
91 |
|
|
#define F_16 19 /* FPR starting at position 16 */
|
92 |
|
|
{ 4, 16, S390_OPERAND_FPR },
|
93 |
|
|
#define F_20 20 /* FPR starting at position 16 */
|
94 |
|
|
{ 4, 16, S390_OPERAND_FPR },
|
95 |
|
|
#define F_24 21 /* FPR starting at position 24 */
|
96 |
|
|
{ 4, 24, S390_OPERAND_FPR },
|
97 |
|
|
#define F_28 22 /* FPR starting at position 28 */
|
98 |
|
|
{ 4, 28, S390_OPERAND_FPR },
|
99 |
|
|
#define F_32 23 /* FPR starting at position 32 */
|
100 |
|
|
{ 4, 32, S390_OPERAND_FPR },
|
101 |
|
|
|
102 |
|
|
/* Floating point register pair operands. */
|
103 |
|
|
|
104 |
|
|
#define FE_8 24 /* FPR starting at position 8 */
|
105 |
|
|
{ 4, 8, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
106 |
|
|
#define FE_12 25 /* FPR starting at position 12 */
|
107 |
|
|
{ 4, 12, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
108 |
|
|
#define FE_16 26 /* FPR starting at position 16 */
|
109 |
|
|
{ 4, 16, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
110 |
|
|
#define FE_20 27 /* FPR starting at position 16 */
|
111 |
|
|
{ 4, 16, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
112 |
|
|
#define FE_24 28 /* FPR starting at position 24 */
|
113 |
|
|
{ 4, 24, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
114 |
|
|
#define FE_28 29 /* FPR starting at position 28 */
|
115 |
|
|
{ 4, 28, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
116 |
|
|
#define FE_32 30 /* FPR starting at position 32 */
|
117 |
|
|
{ 4, 32, S390_OPERAND_FPR | S390_OPERAND_REG_PAIR },
|
118 |
|
|
|
119 |
|
|
|
120 |
|
|
/* Access register operands. */
|
121 |
|
|
|
122 |
|
|
#define A_8 31 /* Access reg. starting at position 8 */
|
123 |
|
|
{ 4, 8, S390_OPERAND_AR },
|
124 |
|
|
#define A_12 32 /* Access reg. starting at position 12 */
|
125 |
|
|
{ 4, 12, S390_OPERAND_AR },
|
126 |
|
|
#define A_24 33 /* Access reg. starting at position 24 */
|
127 |
|
|
{ 4, 24, S390_OPERAND_AR },
|
128 |
|
|
#define A_28 34 /* Access reg. starting at position 28 */
|
129 |
|
|
{ 4, 28, S390_OPERAND_AR },
|
130 |
|
|
|
131 |
|
|
/* Control register operands. */
|
132 |
|
|
|
133 |
|
|
#define C_8 35 /* Control reg. starting at position 8 */
|
134 |
|
|
{ 4, 8, S390_OPERAND_CR },
|
135 |
|
|
#define C_12 36 /* Control reg. starting at position 12 */
|
136 |
|
|
{ 4, 12, S390_OPERAND_CR },
|
137 |
|
|
|
138 |
|
|
/* Base register operands. */
|
139 |
|
|
|
140 |
|
|
#define B_16 37 /* Base register starting at position 16 */
|
141 |
|
|
{ 4, 16, S390_OPERAND_BASE | S390_OPERAND_GPR },
|
142 |
|
|
#define B_32 38 /* Base register starting at position 32 */
|
143 |
|
|
{ 4, 32, S390_OPERAND_BASE | S390_OPERAND_GPR },
|
144 |
|
|
|
145 |
|
|
#define X_12 39 /* Index register starting at position 12 */
|
146 |
|
|
{ 4, 12, S390_OPERAND_INDEX | S390_OPERAND_GPR },
|
147 |
|
|
|
148 |
|
|
/* Address displacement operands. */
|
149 |
|
|
|
150 |
|
|
#define D_20 40 /* Displacement starting at position 20 */
|
151 |
|
|
{ 12, 20, S390_OPERAND_DISP },
|
152 |
|
|
#define DO_20 41 /* optional Displ. starting at position 20 */
|
153 |
|
|
{ 12, 20, S390_OPERAND_DISP | S390_OPERAND_OPTIONAL },
|
154 |
|
|
#define D_36 42 /* Displacement starting at position 36 */
|
155 |
|
|
{ 12, 36, S390_OPERAND_DISP },
|
156 |
|
|
#define D20_20 43 /* 20 bit displacement starting at 20 */
|
157 |
|
|
{ 20, 20, S390_OPERAND_DISP | S390_OPERAND_SIGNED },
|
158 |
|
|
|
159 |
|
|
/* Length operands. */
|
160 |
|
|
|
161 |
|
|
#define L4_8 44 /* 4 bit length starting at position 8 */
|
162 |
|
|
{ 4, 8, S390_OPERAND_LENGTH },
|
163 |
|
|
#define L4_12 45 /* 4 bit length starting at position 12 */
|
164 |
|
|
{ 4, 12, S390_OPERAND_LENGTH },
|
165 |
|
|
#define L8_8 46 /* 8 bit length starting at position 8 */
|
166 |
|
|
{ 8, 8, S390_OPERAND_LENGTH },
|
167 |
|
|
|
168 |
|
|
/* Signed immediate operands. */
|
169 |
|
|
|
170 |
|
|
#define I8_8 47 /* 8 bit signed value starting at 8 */
|
171 |
|
|
{ 8, 8, S390_OPERAND_SIGNED },
|
172 |
|
|
#define I8_32 48 /* 8 bit signed value starting at 32 */
|
173 |
|
|
{ 8, 32, S390_OPERAND_SIGNED },
|
174 |
|
|
#define I16_16 49 /* 16 bit signed value starting at 16 */
|
175 |
|
|
{ 16, 16, S390_OPERAND_SIGNED },
|
176 |
|
|
#define I16_32 50 /* 16 bit signed value starting at 32 */
|
177 |
|
|
{ 16, 32, S390_OPERAND_SIGNED },
|
178 |
|
|
#define I32_16 51 /* 32 bit signed value starting at 16 */
|
179 |
|
|
{ 32, 16, S390_OPERAND_SIGNED },
|
180 |
|
|
|
181 |
|
|
/* Unsigned immediate operands. */
|
182 |
|
|
|
183 |
|
|
#define U4_8 52 /* 4 bit unsigned value starting at 8 */
|
184 |
|
|
{ 4, 8, 0 },
|
185 |
|
|
#define U4_12 53 /* 4 bit unsigned value starting at 12 */
|
186 |
|
|
{ 4, 12, 0 },
|
187 |
|
|
#define U4_16 54 /* 4 bit unsigned value starting at 16 */
|
188 |
|
|
{ 4, 16, 0 },
|
189 |
|
|
#define U4_20 55 /* 4 bit unsigned value starting at 20 */
|
190 |
|
|
{ 4, 20, 0 },
|
191 |
|
|
#define U4_32 56 /* 4 bit unsigned value starting at 32 */
|
192 |
|
|
{ 4, 32, 0 },
|
193 |
|
|
#define U8_8 57 /* 8 bit unsigned value starting at 8 */
|
194 |
|
|
{ 8, 8, 0 },
|
195 |
|
|
#define U8_16 58 /* 8 bit unsigned value starting at 16 */
|
196 |
|
|
{ 8, 16, 0 },
|
197 |
|
|
#define U8_24 59 /* 8 bit unsigned value starting at 24 */
|
198 |
|
|
{ 8, 24, 0 },
|
199 |
|
|
#define U8_32 60 /* 8 bit unsigned value starting at 32 */
|
200 |
|
|
{ 8, 32, 0 },
|
201 |
|
|
#define U16_16 61 /* 16 bit unsigned value starting at 16 */
|
202 |
|
|
{ 16, 16, 0 },
|
203 |
|
|
#define U16_32 62 /* 16 bit unsigned value starting at 32 */
|
204 |
|
|
{ 16, 32, 0 },
|
205 |
|
|
#define U32_16 63 /* 32 bit unsigned value starting at 16 */
|
206 |
|
|
{ 32, 16, 0 },
|
207 |
|
|
|
208 |
|
|
/* PC-relative address operands. */
|
209 |
|
|
|
210 |
|
|
#define J16_16 64 /* PC relative jump offset at 16 */
|
211 |
|
|
{ 16, 16, S390_OPERAND_PCREL },
|
212 |
|
|
#define J32_16 65 /* PC relative long offset at 16 */
|
213 |
|
|
{ 32, 16, S390_OPERAND_PCREL },
|
214 |
|
|
|
215 |
|
|
/* Conditional mask operands. */
|
216 |
|
|
|
217 |
|
|
#define M_16OPT 66 /* 4 bit optional mask starting at 16 */
|
218 |
|
|
{ 4, 16, S390_OPERAND_OPTIONAL },
|
219 |
|
|
|
220 |
|
|
};
|
221 |
|
|
|
222 |
|
|
|
223 |
|
|
/* Macros used to form opcodes. */
|
224 |
|
|
|
225 |
|
|
/* 8/16/48 bit opcodes. */
|
226 |
|
|
#define OP8(x) { x, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
227 |
|
|
#define OP16(x) { x >> 8, x & 255, 0x00, 0x00, 0x00, 0x00 }
|
228 |
|
|
#define OP48(x) { x >> 40, (x >> 32) & 255, (x >> 24) & 255, \
|
229 |
|
|
(x >> 16) & 255, (x >> 8) & 255, x & 255}
|
230 |
|
|
|
231 |
|
|
/* The new format of the INSTR_x_y and MASK_x_y defines is based
|
232 |
|
|
on the following rules:
|
233 |
|
|
1) the middle part of the definition (x in INSTR_x_y) is the official
|
234 |
|
|
names of the instruction format that you can find in the principals
|
235 |
|
|
of operation.
|
236 |
|
|
2) the last part of the definition (y in INSTR_x_y) gives you an idea
|
237 |
|
|
which operands the binary represenation of the instruction has.
|
238 |
|
|
The meanings of the letters in y are:
|
239 |
|
|
a - access register
|
240 |
|
|
c - control register
|
241 |
|
|
d - displacement, 12 bit
|
242 |
|
|
f - floating pointer register
|
243 |
|
|
fe - even numbered floating point register operand
|
244 |
|
|
i - signed integer, 4, 8, 16 or 32 bit
|
245 |
|
|
l - length, 4 or 8 bit
|
246 |
|
|
p - pc relative
|
247 |
|
|
r - general purpose register
|
248 |
|
|
ro - optional register operand
|
249 |
|
|
re - even numbered register operand
|
250 |
|
|
u - unsigned integer, 4, 8, 16 or 32 bit
|
251 |
|
|
m - mode field, 4 bit
|
252 |
|
|
|
253 |
|
|
The order of the letters reflects the layout of the format in
|
254 |
|
|
storage and not the order of the paramaters of the instructions.
|
255 |
|
|
The use of the letters is not a 100% match with the PoP but it is
|
256 |
|
|
quite close.
|
257 |
|
|
|
258 |
|
|
For example the instruction "mvo" is defined in the PoP as follows:
|
259 |
|
|
|
260 |
|
|
MVO D1(L1,B1),D2(L2,B2) [SS]
|
261 |
|
|
|
262 |
|
|
--------------------------------------
|
263 |
|
|
| 'F1' | L1 | L2 | B1 | D1 | B2 | D2 |
|
264 |
|
|
--------------------------------------
|
265 |
|
|
|
266 |
|
|
|
267 |
|
|
The instruction format is: INSTR_SS_LLRDRD / MASK_SS_LLRDRD. */
|
268 |
|
|
|
269 |
|
|
#define INSTR_E 2, { 0,0,0,0,0,0 } /* e.g. pr */
|
270 |
|
|
#define INSTR_RIE_RRP 6, { R_8,R_12,J16_16,0,0,0 } /* e.g. brxhg */
|
271 |
|
|
#define INSTR_RIE_RRPU 6, { R_8,R_12,U4_32,J16_16,0,0 } /* e.g. crj */
|
272 |
|
|
#define INSTR_RIE_RRP0 6, { R_8,R_12,J16_16,0,0,0 } /* e.g. crjne */
|
273 |
|
|
#define INSTR_RIE_RRI0 6, { R_8,R_12,I16_16,0,0,0 } /* e.g. ahik */
|
274 |
|
|
#define INSTR_RIE_RUPI 6, { R_8,I8_32,U4_12,J16_16,0,0 } /* e.g. cij */
|
275 |
|
|
#define INSTR_RIE_R0PI 6, { R_8,I8_32,J16_16,0,0,0 } /* e.g. cijne */
|
276 |
|
|
#define INSTR_RIE_RUPU 6, { R_8,U8_32,U4_12,J16_16,0,0 } /* e.g. clij */
|
277 |
|
|
#define INSTR_RIE_R0PU 6, { R_8,U8_32,J16_16,0,0,0 } /* e.g. clijne */
|
278 |
|
|
#define INSTR_RIE_R0IU 6, { R_8,I16_16,U4_32,0,0,0 } /* e.g. cit */
|
279 |
|
|
#define INSTR_RIE_R0I0 6, { R_8,I16_16,0,0,0,0 } /* e.g. citne */
|
280 |
|
|
#define INSTR_RIE_R0UU 6, { R_8,U16_16,U4_32,0,0,0 } /* e.g. clfit */
|
281 |
|
|
#define INSTR_RIE_R0U0 6, { R_8,U16_16,0,0,0,0 } /* e.g. clfitne */
|
282 |
|
|
#define INSTR_RIE_RRUUU 6, { R_8,R_12,U8_16,U8_24,U8_32,0 } /* e.g. rnsbg */
|
283 |
|
|
#define INSTR_RIL_0P 6, { J32_16,0,0,0,0 } /* e.g. jg */
|
284 |
|
|
#define INSTR_RIL_RP 6, { R_8,J32_16,0,0,0,0 } /* e.g. brasl */
|
285 |
|
|
#define INSTR_RIL_UP 6, { U4_8,J32_16,0,0,0,0 } /* e.g. brcl */
|
286 |
|
|
#define INSTR_RIL_RI 6, { R_8,I32_16,0,0,0,0 } /* e.g. afi */
|
287 |
|
|
#define INSTR_RIL_RU 6, { R_8,U32_16,0,0,0,0 } /* e.g. alfi */
|
288 |
|
|
#define INSTR_RI_0P 4, { J16_16,0,0,0,0,0 } /* e.g. j */
|
289 |
|
|
#define INSTR_RI_RI 4, { R_8,I16_16,0,0,0,0 } /* e.g. ahi */
|
290 |
|
|
#define INSTR_RI_RP 4, { R_8,J16_16,0,0,0,0 } /* e.g. brct */
|
291 |
|
|
#define INSTR_RI_RU 4, { R_8,U16_16,0,0,0,0 } /* e.g. tml */
|
292 |
|
|
#define INSTR_RI_UP 4, { U4_8,J16_16,0,0,0,0 } /* e.g. brc */
|
293 |
|
|
#define INSTR_RIS_RURDI 6, { R_8,I8_32,U4_12,D_20,B_16,0 } /* e.g. cib */
|
294 |
|
|
#define INSTR_RIS_R0RDI 6, { R_8,I8_32,D_20,B_16,0,0 } /* e.g. cibne */
|
295 |
|
|
#define INSTR_RIS_RURDU 6, { R_8,U8_32,U4_12,D_20,B_16,0 } /* e.g. clib */
|
296 |
|
|
#define INSTR_RIS_R0RDU 6, { R_8,U8_32,D_20,B_16,0,0 } /* e.g. clibne*/
|
297 |
|
|
#define INSTR_RRE_00 4, { 0,0,0,0,0,0 } /* e.g. palb */
|
298 |
|
|
#define INSTR_RRE_0R 4, { R_28,0,0,0,0,0 } /* e.g. tb */
|
299 |
|
|
#define INSTR_RRE_AA 4, { A_24,A_28,0,0,0,0 } /* e.g. cpya */
|
300 |
|
|
#define INSTR_RRE_AR 4, { A_24,R_28,0,0,0,0 } /* e.g. sar */
|
301 |
|
|
#define INSTR_RRE_F0 4, { F_24,0,0,0,0,0 } /* e.g. sqer */
|
302 |
|
|
#define INSTR_RRE_FE0 4, { FE_24,0,0,0,0,0 } /* e.g. lzxr */
|
303 |
|
|
#define INSTR_RRE_FF 4, { F_24,F_28,0,0,0,0 } /* e.g. debr */
|
304 |
|
|
#define INSTR_RRE_FEF 4, { FE_24,F_28,0,0,0,0 } /* e.g. lxdbr */
|
305 |
|
|
#define INSTR_RRE_FFE 4, { F_24,FE_28,0,0,0,0 } /* e.g. lexr */
|
306 |
|
|
#define INSTR_RRE_FEFE 4, { FE_24,FE_28,0,0,0,0 } /* e.g. dxr */
|
307 |
|
|
#define INSTR_RRE_R0 4, { R_24,0,0,0,0,0 } /* e.g. ipm */
|
308 |
|
|
#define INSTR_RRE_RA 4, { R_24,A_28,0,0,0,0 } /* e.g. ear */
|
309 |
|
|
#define INSTR_RRE_RF 4, { R_24,F_28,0,0,0,0 } /* e.g. cefbr */
|
310 |
|
|
#define INSTR_RRE_RFE 4, { R_24,FE_28,0,0,0,0 } /* e.g. csxtr */
|
311 |
|
|
#define INSTR_RRE_RR 4, { R_24,R_28,0,0,0,0 } /* e.g. lura */
|
312 |
|
|
#define INSTR_RRE_RER 4, { RE_24,R_28,0,0,0,0 } /* e.g. tre */
|
313 |
|
|
#define INSTR_RRE_RERE 4, { RE_24,RE_28,0,0,0,0 } /* e.g. cuse */
|
314 |
|
|
#define INSTR_RRE_FR 4, { F_24,R_28,0,0,0,0 } /* e.g. ldgr */
|
315 |
|
|
#define INSTR_RRE_FER 4, { FE_24,R_28,0,0,0,0 } /* e.g. cxfbr */
|
316 |
|
|
/* Actually efpc and sfpc do not take an optional operand.
|
317 |
|
|
This is just a workaround for existing code e.g. glibc. */
|
318 |
|
|
#define INSTR_RRE_RR_OPT 4, { R_24,RO_28,0,0,0,0 } /* efpc, sfpc */
|
319 |
|
|
#define INSTR_RRF_F0FF 4, { F_16,F_24,F_28,0,0,0 } /* e.g. madbr */
|
320 |
|
|
#define INSTR_RRF_FE0FF 4, { F_16,F_24,F_28,0,0,0 } /* e.g. myr */
|
321 |
|
|
#define INSTR_RRF_F0FF2 4, { F_24,F_16,F_28,0,0,0 } /* e.g. cpsdr */
|
322 |
|
|
#define INSTR_RRF_F0FR 4, { F_24,F_16,R_28,0,0,0 } /* e.g. iedtr */
|
323 |
|
|
#define INSTR_RRF_FE0FER 4, { FE_24,FE_16,R_28,0,0,0 } /* e.g. iextr */
|
324 |
|
|
#define INSTR_RRF_FUFF 4, { F_24,F_16,F_28,U4_20,0,0 } /* e.g. didbr */
|
325 |
|
|
#define INSTR_RRF_FEUFEFE 4, { FE_24,FE_16,FE_28,U4_20,0,0 } /* e.g. qaxtr */
|
326 |
|
|
#define INSTR_RRF_FUFF2 4, { F_24,F_28,F_16,U4_20,0,0 } /* e.g. adtra */
|
327 |
|
|
#define INSTR_RRF_FEUFEFE2 4, { FE_24,FE_28,FE_16,U4_20,0,0 } /* e.g. axtra */
|
328 |
|
|
#define INSTR_RRF_RURR 4, { R_24,R_28,R_16,U4_20,0,0 } /* e.g. .insn */
|
329 |
|
|
#define INSTR_RRF_R0RR 4, { R_24,R_16,R_28,0,0,0 } /* e.g. idte */
|
330 |
|
|
#define INSTR_RRF_R0RR2 4, { R_24,R_28,R_16,0,0,0 } /* e.g. ark */
|
331 |
|
|
#define INSTR_RRF_U0FF 4, { F_24,U4_16,F_28,0,0,0 } /* e.g. fixr */
|
332 |
|
|
#define INSTR_RRF_U0FEFE 4, { FE_24,U4_16,FE_28,0,0,0 } /* e.g. fixbr */
|
333 |
|
|
#define INSTR_RRF_U0RF 4, { R_24,U4_16,F_28,0,0,0 } /* e.g. cfebr */
|
334 |
|
|
#define INSTR_RRF_U0RFE 4, { R_24,U4_16,FE_28,0,0,0 } /* e.g. cfxbr */
|
335 |
|
|
#define INSTR_RRF_UUFF 4, { F_24,U4_16,F_28,U4_20,0,0 } /* e.g. fidtr */
|
336 |
|
|
#define INSTR_RRF_UUFFE 4, { F_24,U4_16,FE_28,U4_20,0,0 } /* e.g. ldxtr */
|
337 |
|
|
#define INSTR_RRF_UUFEFE 4, { FE_24,U4_16,FE_28,U4_20,0,0 } /* e.g. fixtr */
|
338 |
|
|
#define INSTR_RRF_0UFF 4, { F_24,F_28,U4_20,0,0,0 } /* e.g. ldetr */
|
339 |
|
|
#define INSTR_RRF_0UFEF 4, { FE_24,F_28,U4_20,0,0,0 } /* e.g. lxdtr */
|
340 |
|
|
#define INSTR_RRF_FFRU 4, { F_24,F_16,R_28,U4_20,0,0 } /* e.g. rrdtr */
|
341 |
|
|
#define INSTR_RRF_FEFERU 4, { FE_24,FE_16,R_28,U4_20,0,0 } /* e.g. rrxtr */
|
342 |
|
|
#define INSTR_RRF_M0RR 4, { R_24,R_28,M_16OPT,0,0,0 } /* e.g. sske */
|
343 |
|
|
#define INSTR_RRF_M0RER 4, { RE_24,R_28,M_16OPT,0,0,0 } /* e.g. trte */
|
344 |
|
|
#define INSTR_RRF_M0RERE 4, { RE_24,RE_28,M_16OPT,0,0,0 } /* e.g. troo */
|
345 |
|
|
#define INSTR_RRF_U0RR 4, { R_24,R_28,U4_16,0,0,0 } /* e.g. clrt */
|
346 |
|
|
#define INSTR_RRF_00RR 4, { R_24,R_28,0,0,0,0 } /* e.g. clrtne */
|
347 |
|
|
#define INSTR_RRF_UUFR 4, { F_24,U4_16,R_28,U4_20,0,0 } /* e.g. cdgtra */
|
348 |
|
|
#define INSTR_RRF_UUFER 4, { FE_24,U4_16,R_28,U4_20,0,0 } /* e.g. cxfbra */
|
349 |
|
|
#define INSTR_RRF_UURF 4, { R_24,U4_16,F_28,U4_20,0,0 } /* e.g. cgdtra */
|
350 |
|
|
#define INSTR_RRF_UURFE 4, { R_24,U4_16,FE_28,U4_20,0,0 } /* e.g. cfxbra */
|
351 |
|
|
#define INSTR_RR_0R 2, { R_12, 0,0,0,0,0 } /* e.g. br */
|
352 |
|
|
#define INSTR_RR_0R_OPT 2, { RO_12, 0,0,0,0,0 } /* e.g. nopr */
|
353 |
|
|
#define INSTR_RR_FF 2, { F_8,F_12,0,0,0,0 } /* e.g. adr */
|
354 |
|
|
#define INSTR_RR_FEF 2, { FE_8,F_12,0,0,0,0 } /* e.g. mxdr */
|
355 |
|
|
#define INSTR_RR_FFE 2, { F_8,FE_12,0,0,0,0 } /* e.g. ldxr */
|
356 |
|
|
#define INSTR_RR_FEFE 2, { FE_8,FE_12,0,0,0,0 } /* e.g. axr */
|
357 |
|
|
#define INSTR_RR_R0 2, { R_8, 0,0,0,0,0 } /* e.g. spm */
|
358 |
|
|
#define INSTR_RR_RR 2, { R_8,R_12,0,0,0,0 } /* e.g. lr */
|
359 |
|
|
#define INSTR_RR_RER 2, { RE_8,R_12,0,0,0,0 } /* e.g. dr */
|
360 |
|
|
#define INSTR_RR_U0 2, { U8_8, 0,0,0,0,0 } /* e.g. svc */
|
361 |
|
|
#define INSTR_RR_UR 2, { U4_8,R_12,0,0,0,0 } /* e.g. bcr */
|
362 |
|
|
#define INSTR_RRR_F0FF 4, { F_24,F_28,F_16,0,0,0 } /* e.g. ddtr */
|
363 |
|
|
#define INSTR_RRR_FE0FEFE 4, { FE_24,FE_28,FE_16,0,0,0 } /* e.g. axtr */
|
364 |
|
|
#define INSTR_RRS_RRRDU 6, { R_8,R_12,U4_32,D_20,B_16 } /* e.g. crb */
|
365 |
|
|
#define INSTR_RRS_RRRD0 6, { R_8,R_12,D_20,B_16,0 } /* e.g. crbne */
|
366 |
|
|
#define INSTR_RSE_RRRD 6, { R_8,R_12,D_20,B_16,0,0 } /* e.g. lmh */
|
367 |
|
|
#define INSTR_RSE_RERERD 6, { RE_8,RE_12,D_20,B_16,0,0 } /* e.g. mvclu */
|
368 |
|
|
#define INSTR_RSE_CCRD 6, { C_8,C_12,D_20,B_16,0,0 } /* e.g. lmh */
|
369 |
|
|
#define INSTR_RSE_RURD 6, { R_8,U4_12,D_20,B_16,0,0 } /* e.g. icmh */
|
370 |
|
|
#define INSTR_RSL_R0RD 6, { D_20,L4_8,B_16,0,0,0 } /* e.g. tp */
|
371 |
|
|
#define INSTR_RSI_RRP 4, { R_8,R_12,J16_16,0,0,0 } /* e.g. brxh */
|
372 |
|
|
#define INSTR_RSY_RRRD 6, { R_8,R_12,D20_20,B_16,0,0 } /* e.g. stmy */
|
373 |
|
|
#define INSTR_RSY_RERERD 6, { RE_8,RE_12,D20_20,B_16,0,0 } /* e.g. cdsy */
|
374 |
|
|
#define INSTR_RSY_RURD 6, { R_8,U4_12,D20_20,B_16,0,0 } /* e.g. icmh */
|
375 |
|
|
#define INSTR_RSY_AARD 6, { A_8,A_12,D20_20,B_16,0,0 } /* e.g. lamy */
|
376 |
|
|
#define INSTR_RSY_CCRD 6, { C_8,C_12,D20_20,B_16,0,0 } /* e.g. lamy */
|
377 |
|
|
#define INSTR_RSY_RDRM 6, { R_8,D20_20,B_16,U4_12,0,0 } /* e.g. loc */
|
378 |
|
|
#define INSTR_RSY_RDR0 6, { R_8,D20_20,B_16,0,0,0 } /* e.g. loc */
|
379 |
|
|
#define INSTR_RS_AARD 4, { A_8,A_12,D_20,B_16,0,0 } /* e.g. lam */
|
380 |
|
|
#define INSTR_RS_CCRD 4, { C_8,C_12,D_20,B_16,0,0 } /* e.g. lctl */
|
381 |
|
|
#define INSTR_RS_R0RD 4, { R_8,D_20,B_16,0,0,0 } /* e.g. sll */
|
382 |
|
|
#define INSTR_RS_RE0RD 4, { RE_8,D_20,B_16,0,0,0 } /* e.g. slda */
|
383 |
|
|
#define INSTR_RS_RRRD 4, { R_8,R_12,D_20,B_16,0,0 } /* e.g. cs */
|
384 |
|
|
#define INSTR_RS_RERERD 4, { RE_8,RE_12,D_20,B_16,0,0 } /* e.g. cds */
|
385 |
|
|
#define INSTR_RS_RURD 4, { R_8,U4_12,D_20,B_16,0,0 } /* e.g. icm */
|
386 |
|
|
#define INSTR_RXE_FRRD 6, { F_8,D_20,X_12,B_16,0,0 } /* e.g. axbr */
|
387 |
|
|
#define INSTR_RXE_FERRD 6, { FE_8,D_20,X_12,B_16,0,0 } /* e.g. lxdb */
|
388 |
|
|
#define INSTR_RXE_RRRD 6, { R_8,D_20,X_12,B_16,0,0 } /* e.g. lg */
|
389 |
|
|
#define INSTR_RXE_RERRD 6, { RE_8,D_20,X_12,B_16,0,0 } /* e.g. dsg */
|
390 |
|
|
#define INSTR_RXF_FRRDF 6, { F_32,F_8,D_20,X_12,B_16,0 } /* e.g. madb */
|
391 |
|
|
#define INSTR_RXF_FRRDFE 6, { FE_32,F_8,D_20,X_12,B_16,0 } /* e.g. my */
|
392 |
|
|
#define INSTR_RXF_FERRDFE 6, { FE_32,FE_8,D_20,X_12,B_16,0 } /* e.g. slxt */
|
393 |
|
|
#define INSTR_RXF_RRRDR 6, { R_32,R_8,D_20,X_12,B_16,0 } /* e.g. .insn */
|
394 |
|
|
#define INSTR_RXY_RRRD 6, { R_8,D20_20,X_12,B_16,0,0 } /* e.g. ly */
|
395 |
|
|
#define INSTR_RXY_RERRD 6, { RE_8,D20_20,X_12,B_16,0,0 } /* e.g. dsg */
|
396 |
|
|
#define INSTR_RXY_FRRD 6, { F_8,D20_20,X_12,B_16,0,0 } /* e.g. ley */
|
397 |
|
|
#define INSTR_RXY_URRD 6, { U4_8,D20_20,X_12,B_16,0,0 } /* e.g. pfd */
|
398 |
|
|
#define INSTR_RX_0RRD 4, { D_20,X_12,B_16,0,0,0 } /* e.g. be */
|
399 |
|
|
#define INSTR_RX_0RRD_OPT 4, { DO_20,X_12,B_16,0,0,0 } /* e.g. nop */
|
400 |
|
|
#define INSTR_RX_FRRD 4, { F_8,D_20,X_12,B_16,0,0 } /* e.g. ae */
|
401 |
|
|
#define INSTR_RX_FERRD 4, { FE_8,D_20,X_12,B_16,0,0 } /* e.g. mxd */
|
402 |
|
|
#define INSTR_RX_RRRD 4, { R_8,D_20,X_12,B_16,0,0 } /* e.g. l */
|
403 |
|
|
#define INSTR_RX_RERRD 4, { RE_8,D_20,X_12,B_16,0,0 } /* e.g. d */
|
404 |
|
|
#define INSTR_RX_URRD 4, { U4_8,D_20,X_12,B_16,0,0 } /* e.g. bc */
|
405 |
|
|
#define INSTR_SI_URD 4, { D_20,B_16,U8_8,0,0,0 } /* e.g. cli */
|
406 |
|
|
#define INSTR_SIY_URD 6, { D20_20,B_16,U8_8,0,0,0 } /* e.g. tmy */
|
407 |
|
|
#define INSTR_SIY_IRD 6, { D20_20,B_16,I8_8,0,0,0 } /* e.g. asi */
|
408 |
|
|
#define INSTR_SIL_RDI 6, { D_20,B_16,I16_32,0,0,0 } /* e.g. chhsi */
|
409 |
|
|
#define INSTR_SIL_RDU 6, { D_20,B_16,U16_32,0,0,0 } /* e.g. clfhsi */
|
410 |
|
|
#define INSTR_SSE_RDRD 6, { D_20,B_16,D_36,B_32,0,0 } /* e.g. mvsdk */
|
411 |
|
|
#define INSTR_SS_L0RDRD 6, { D_20,L8_8,B_16,D_36,B_32,0 } /* e.g. mvc */
|
412 |
|
|
#define INSTR_SS_L2RDRD 6, { D_20,B_16,D_36,L8_8,B_32,0 } /* e.g. pka */
|
413 |
|
|
#define INSTR_SS_LIRDRD 6, { D_20,L4_8,B_16,D_36,B_32,U4_12 } /* e.g. srp */
|
414 |
|
|
#define INSTR_SS_LLRDRD 6, { D_20,L4_8,B_16,D_36,L4_12,B_32 } /* e.g. pack */
|
415 |
|
|
#define INSTR_SS_RRRDRD 6, { D_20,R_8,B_16,D_36,B_32,R_12 } /* e.g. mvck */
|
416 |
|
|
#define INSTR_SS_RRRDRD2 6, { R_8,D_20,B_16,R_12,D_36,B_32 } /* e.g. plo */
|
417 |
|
|
#define INSTR_SS_RRRDRD3 6, { R_8,R_12,D_20,B_16,D_36,B_32 } /* e.g. lmd */
|
418 |
|
|
#define INSTR_SSF_RRDRD 6, { D_20,B_16,D_36,B_32,R_8,0 } /* e.g. mvcos */
|
419 |
|
|
#define INSTR_SSF_RRDRD2 6, { R_8,D_20,B_16,D_36,B_32,0 }
|
420 |
|
|
#define INSTR_SSF_RERDRD2 6, { RE_8,D_20,B_16,D_36,B_32,0 } /* e.g. lpd */
|
421 |
|
|
#define INSTR_S_00 4, { 0,0,0,0,0,0 } /* e.g. hsch */
|
422 |
|
|
#define INSTR_S_RD 4, { D_20,B_16,0,0,0,0 } /* e.g. lpsw */
|
423 |
|
|
|
424 |
|
|
#define MASK_E { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
425 |
|
|
#define MASK_RIE_RRP { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
426 |
|
|
#define MASK_RIE_RRPU { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
427 |
|
|
#define MASK_RIE_RRP0 { 0xff, 0x00, 0x00, 0x00, 0xf0, 0xff }
|
428 |
|
|
#define MASK_RIE_RRI0 { 0xff, 0x00, 0x00, 0x00, 0xf0, 0xff }
|
429 |
|
|
#define MASK_RIE_RUPI { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
430 |
|
|
#define MASK_RIE_R0PI { 0xff, 0x00, 0x00, 0x00, 0xf0, 0xff }
|
431 |
|
|
#define MASK_RIE_RUPU { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
432 |
|
|
#define MASK_RIE_R0PU { 0xff, 0x00, 0x00, 0x00, 0xf0, 0xff }
|
433 |
|
|
#define MASK_RIE_R0IU { 0xff, 0x0f, 0x00, 0x00, 0x0f, 0xff }
|
434 |
|
|
#define MASK_RIE_R0I0 { 0xff, 0x0f, 0x00, 0x00, 0xff, 0xff }
|
435 |
|
|
#define MASK_RIE_R0UU { 0xff, 0x0f, 0x00, 0x00, 0x0f, 0xff }
|
436 |
|
|
#define MASK_RIE_R0U0 { 0xff, 0x0f, 0x00, 0x00, 0xff, 0xff }
|
437 |
|
|
#define MASK_RIE_RRUUU { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
438 |
|
|
#define MASK_RIL_0P { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
439 |
|
|
#define MASK_RIL_RP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
440 |
|
|
#define MASK_RIL_UP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
441 |
|
|
#define MASK_RIL_RI { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
442 |
|
|
#define MASK_RIL_RU { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
443 |
|
|
#define MASK_RI_0P { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
444 |
|
|
#define MASK_RI_RI { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
445 |
|
|
#define MASK_RI_RP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
446 |
|
|
#define MASK_RI_RU { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
447 |
|
|
#define MASK_RI_UP { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
448 |
|
|
#define MASK_RIS_RURDI { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
449 |
|
|
#define MASK_RIS_R0RDI { 0xff, 0x0f, 0x00, 0x00, 0x00, 0xff }
|
450 |
|
|
#define MASK_RIS_RURDU { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
451 |
|
|
#define MASK_RIS_R0RDU { 0xff, 0x0f, 0x00, 0x00, 0x00, 0xff }
|
452 |
|
|
#define MASK_RRE_00 { 0xff, 0xff, 0xff, 0xff, 0x00, 0x00 }
|
453 |
|
|
#define MASK_RRE_0R { 0xff, 0xff, 0xff, 0xf0, 0x00, 0x00 }
|
454 |
|
|
#define MASK_RRE_AA { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
455 |
|
|
#define MASK_RRE_AR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
456 |
|
|
#define MASK_RRE_F0 { 0xff, 0xff, 0xff, 0x0f, 0x00, 0x00 }
|
457 |
|
|
#define MASK_RRE_FE0 { 0xff, 0xff, 0xff, 0x0f, 0x00, 0x00 }
|
458 |
|
|
#define MASK_RRE_FF { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
459 |
|
|
#define MASK_RRE_FEF { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
460 |
|
|
#define MASK_RRE_FFE { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
461 |
|
|
#define MASK_RRE_FEFE { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
462 |
|
|
#define MASK_RRE_R0 { 0xff, 0xff, 0xff, 0x0f, 0x00, 0x00 }
|
463 |
|
|
#define MASK_RRE_RA { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
464 |
|
|
#define MASK_RRE_RF { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
465 |
|
|
#define MASK_RRE_RFE { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
466 |
|
|
#define MASK_RRE_RR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
467 |
|
|
#define MASK_RRE_RER { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
468 |
|
|
#define MASK_RRE_RERE { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
469 |
|
|
#define MASK_RRE_FR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
470 |
|
|
#define MASK_RRE_FER { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
471 |
|
|
#define MASK_RRE_RR_OPT { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
472 |
|
|
#define MASK_RRF_F0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
473 |
|
|
#define MASK_RRF_FE0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
474 |
|
|
#define MASK_RRF_F0FF2 { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
475 |
|
|
#define MASK_RRF_F0FR { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
476 |
|
|
#define MASK_RRF_FE0FER { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
477 |
|
|
#define MASK_RRF_FUFF { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
478 |
|
|
#define MASK_RRF_FEUFEFE { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
479 |
|
|
#define MASK_RRF_FUFF2 { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
480 |
|
|
#define MASK_RRF_FEUFEFE2 { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
481 |
|
|
#define MASK_RRF_RURR { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
482 |
|
|
#define MASK_RRF_R0RR { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
483 |
|
|
#define MASK_RRF_R0RR2 { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
484 |
|
|
#define MASK_RRF_U0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
485 |
|
|
#define MASK_RRF_U0FEFE { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
486 |
|
|
#define MASK_RRF_U0RF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
487 |
|
|
#define MASK_RRF_U0RFE { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
488 |
|
|
#define MASK_RRF_UUFF { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
489 |
|
|
#define MASK_RRF_UUFFE { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
490 |
|
|
#define MASK_RRF_UUFEFE { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
491 |
|
|
#define MASK_RRF_0UFF { 0xff, 0xff, 0xf0, 0x00, 0x00, 0x00 }
|
492 |
|
|
#define MASK_RRF_0UFEF { 0xff, 0xff, 0xf0, 0x00, 0x00, 0x00 }
|
493 |
|
|
#define MASK_RRF_FFRU { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
494 |
|
|
#define MASK_RRF_FEFERU { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
495 |
|
|
#define MASK_RRF_M0RR { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
496 |
|
|
#define MASK_RRF_M0RER { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
497 |
|
|
#define MASK_RRF_M0RERE { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
498 |
|
|
#define MASK_RRF_U0RR { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
499 |
|
|
#define MASK_RRF_00RR { 0xff, 0xff, 0xff, 0x00, 0x00, 0x00 }
|
500 |
|
|
#define MASK_RRF_UUFR { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
501 |
|
|
#define MASK_RRF_UUFER { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
502 |
|
|
#define MASK_RRF_UURF { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
503 |
|
|
#define MASK_RRF_UURFE { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
504 |
|
|
#define MASK_RR_0R { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 }
|
505 |
|
|
#define MASK_RR_0R_OPT { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 }
|
506 |
|
|
#define MASK_RR_FF { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
507 |
|
|
#define MASK_RR_FEF { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
508 |
|
|
#define MASK_RR_FFE { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
509 |
|
|
#define MASK_RR_FEFE { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
510 |
|
|
#define MASK_RR_R0 { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
511 |
|
|
#define MASK_RR_RR { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
512 |
|
|
#define MASK_RR_RER { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
513 |
|
|
#define MASK_RR_U0 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
514 |
|
|
#define MASK_RR_UR { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
515 |
|
|
#define MASK_RRR_F0FF { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
516 |
|
|
#define MASK_RRR_FE0FEFE { 0xff, 0xff, 0x0f, 0x00, 0x00, 0x00 }
|
517 |
|
|
#define MASK_RRS_RRRDU { 0xff, 0x00, 0x00, 0x00, 0x0f, 0xff }
|
518 |
|
|
#define MASK_RRS_RRRD0 { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
519 |
|
|
#define MASK_RSE_RRRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
520 |
|
|
#define MASK_RSE_RERERD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
521 |
|
|
#define MASK_RSE_CCRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
522 |
|
|
#define MASK_RSE_RURD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
523 |
|
|
#define MASK_RSL_R0RD { 0xff, 0x0f, 0x00, 0x00, 0xff, 0xff }
|
524 |
|
|
#define MASK_RSI_RRP { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
525 |
|
|
#define MASK_RS_AARD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
526 |
|
|
#define MASK_RS_CCRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
527 |
|
|
#define MASK_RS_R0RD { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
528 |
|
|
#define MASK_RS_RE0RD { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
529 |
|
|
#define MASK_RS_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
530 |
|
|
#define MASK_RS_RERERD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
531 |
|
|
#define MASK_RS_RURD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
532 |
|
|
#define MASK_RSY_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
533 |
|
|
#define MASK_RSY_RERERD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
534 |
|
|
#define MASK_RSY_RURD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
535 |
|
|
#define MASK_RSY_AARD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
536 |
|
|
#define MASK_RSY_CCRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
537 |
|
|
#define MASK_RSY_RDRM { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
538 |
|
|
#define MASK_RSY_RDR0 { 0xff, 0x0f, 0x00, 0x00, 0x00, 0xff }
|
539 |
|
|
#define MASK_RXE_FRRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
540 |
|
|
#define MASK_RXE_FERRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
541 |
|
|
#define MASK_RXE_RRRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
542 |
|
|
#define MASK_RXE_RERRD { 0xff, 0x00, 0x00, 0x00, 0xff, 0xff }
|
543 |
|
|
#define MASK_RXF_FRRDF { 0xff, 0x00, 0x00, 0x00, 0x0f, 0xff }
|
544 |
|
|
#define MASK_RXF_FRRDFE { 0xff, 0x00, 0x00, 0x00, 0x0f, 0xff }
|
545 |
|
|
#define MASK_RXF_FERRDFE { 0xff, 0x00, 0x00, 0x00, 0x0f, 0xff }
|
546 |
|
|
#define MASK_RXF_RRRDR { 0xff, 0x00, 0x00, 0x00, 0x0f, 0xff }
|
547 |
|
|
#define MASK_RXY_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
548 |
|
|
#define MASK_RXY_RERRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
549 |
|
|
#define MASK_RXY_FRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
550 |
|
|
#define MASK_RXY_URRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
551 |
|
|
#define MASK_RX_0RRD { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 }
|
552 |
|
|
#define MASK_RX_0RRD_OPT { 0xff, 0xf0, 0x00, 0x00, 0x00, 0x00 }
|
553 |
|
|
#define MASK_RX_FRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
554 |
|
|
#define MASK_RX_FERRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
555 |
|
|
#define MASK_RX_RRRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
556 |
|
|
#define MASK_RX_RERRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
557 |
|
|
#define MASK_RX_URRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
558 |
|
|
#define MASK_SI_URD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
559 |
|
|
#define MASK_SIY_URD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
560 |
|
|
#define MASK_SIY_IRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0xff }
|
561 |
|
|
#define MASK_SIL_RDI { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
562 |
|
|
#define MASK_SIL_RDU { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
563 |
|
|
#define MASK_SSE_RDRD { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
564 |
|
|
#define MASK_SS_L0RDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
565 |
|
|
#define MASK_SS_L2RDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
566 |
|
|
#define MASK_SS_LIRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
567 |
|
|
#define MASK_SS_LLRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
568 |
|
|
#define MASK_SS_RRRDRD { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
569 |
|
|
#define MASK_SS_RRRDRD2 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
570 |
|
|
#define MASK_SS_RRRDRD3 { 0xff, 0x00, 0x00, 0x00, 0x00, 0x00 }
|
571 |
|
|
#define MASK_SSF_RRDRD { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
572 |
|
|
#define MASK_SSF_RRDRD2 { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
573 |
|
|
#define MASK_SSF_RERDRD2 { 0xff, 0x0f, 0x00, 0x00, 0x00, 0x00 }
|
574 |
|
|
#define MASK_S_00 { 0xff, 0xff, 0xff, 0xff, 0x00, 0x00 }
|
575 |
|
|
#define MASK_S_RD { 0xff, 0xff, 0x00, 0x00, 0x00, 0x00 }
|
576 |
|
|
|
577 |
|
|
|
578 |
|
|
/* The opcode formats table (blueprints for .insn pseudo mnemonic). */
|
579 |
|
|
|
580 |
|
|
const struct s390_opcode s390_opformats[] =
|
581 |
|
|
{
|
582 |
|
|
{ "e", OP8(0x00LL), MASK_E, INSTR_E, 3, 0 },
|
583 |
|
|
{ "ri", OP8(0x00LL), MASK_RI_RI, INSTR_RI_RI, 3, 0 },
|
584 |
|
|
{ "rie", OP8(0x00LL), MASK_RIE_RRP, INSTR_RIE_RRP, 3, 0 },
|
585 |
|
|
{ "ril", OP8(0x00LL), MASK_RIL_RP, INSTR_RIL_RP, 3, 0 },
|
586 |
|
|
{ "rilu", OP8(0x00LL), MASK_RIL_RU, INSTR_RIL_RU, 3, 0 },
|
587 |
|
|
{ "ris", OP8(0x00LL), MASK_RIS_RURDI, INSTR_RIS_RURDI,3, 6 },
|
588 |
|
|
{ "rr", OP8(0x00LL), MASK_RR_RR, INSTR_RR_RR, 3, 0 },
|
589 |
|
|
{ "rre", OP8(0x00LL), MASK_RRE_RR, INSTR_RRE_RR, 3, 0 },
|
590 |
|
|
{ "rrf", OP8(0x00LL), MASK_RRF_RURR, INSTR_RRF_RURR, 3, 0 },
|
591 |
|
|
{ "rrs", OP8(0x00LL), MASK_RRS_RRRDU, INSTR_RRS_RRRDU,3, 6 },
|
592 |
|
|
{ "rs", OP8(0x00LL), MASK_RS_RRRD, INSTR_RS_RRRD, 3, 0 },
|
593 |
|
|
{ "rse", OP8(0x00LL), MASK_RSE_RRRD, INSTR_RSE_RRRD, 3, 0 },
|
594 |
|
|
{ "rsi", OP8(0x00LL), MASK_RSI_RRP, INSTR_RSI_RRP, 3, 0 },
|
595 |
|
|
{ "rsy", OP8(0x00LL), MASK_RSY_RRRD, INSTR_RSY_RRRD, 3, 3 },
|
596 |
|
|
{ "rx", OP8(0x00LL), MASK_RX_RRRD, INSTR_RX_RRRD, 3, 0 },
|
597 |
|
|
{ "rxe", OP8(0x00LL), MASK_RXE_RRRD, INSTR_RXE_RRRD, 3, 0 },
|
598 |
|
|
{ "rxf", OP8(0x00LL), MASK_RXF_RRRDR, INSTR_RXF_RRRDR,3, 0 },
|
599 |
|
|
{ "rxy", OP8(0x00LL), MASK_RXY_RRRD, INSTR_RXY_RRRD, 3, 3 },
|
600 |
|
|
{ "s", OP8(0x00LL), MASK_S_RD, INSTR_S_RD, 3, 0 },
|
601 |
|
|
{ "si", OP8(0x00LL), MASK_SI_URD, INSTR_SI_URD, 3, 0 },
|
602 |
|
|
{ "siy", OP8(0x00LL), MASK_SIY_URD, INSTR_SIY_URD, 3, 3 },
|
603 |
|
|
{ "sil", OP8(0x00LL), MASK_SIL_RDI, INSTR_SIL_RDI, 3, 6 },
|
604 |
|
|
{ "ss", OP8(0x00LL), MASK_SS_RRRDRD, INSTR_SS_RRRDRD,3, 0 },
|
605 |
|
|
{ "sse", OP8(0x00LL), MASK_SSE_RDRD, INSTR_SSE_RDRD, 3, 0 },
|
606 |
|
|
{ "ssf", OP8(0x00LL), MASK_SSF_RRDRD, INSTR_SSF_RRDRD,3, 0 },
|
607 |
|
|
};
|
608 |
|
|
|
609 |
|
|
const int s390_num_opformats =
|
610 |
|
|
sizeof (s390_opformats) / sizeof (s390_opformats[0]);
|
611 |
|
|
|
612 |
|
|
#include "s390-opc.tab"
|