1 |
2 |
olivier.gi |
//----------------------------------------------------------------------------
|
2 |
|
|
// Copyright (C) 2001 Authors
|
3 |
|
|
//
|
4 |
|
|
// This source file may be used and distributed without restriction provided
|
5 |
|
|
// that this copyright statement is not removed from the file and that any
|
6 |
|
|
// derivative work contains the original copyright notice and the associated
|
7 |
|
|
// disclaimer.
|
8 |
|
|
//
|
9 |
|
|
// This source file is free software; you can redistribute it and/or modify
|
10 |
|
|
// it under the terms of the GNU Lesser General Public License as published
|
11 |
|
|
// by the Free Software Foundation; either version 2.1 of the License, or
|
12 |
|
|
// (at your option) any later version.
|
13 |
|
|
//
|
14 |
|
|
// This source is distributed in the hope that it will be useful, but WITHOUT
|
15 |
|
|
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
16 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
|
17 |
|
|
// License for more details.
|
18 |
|
|
//
|
19 |
|
|
// You should have received a copy of the GNU Lesser General Public License
|
20 |
|
|
// along with this source; if not, write to the Free Software Foundation,
|
21 |
|
|
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
22 |
|
|
//
|
23 |
|
|
//----------------------------------------------------------------------------
|
24 |
|
|
//
|
25 |
|
|
// *File Name: template_periph_8b.v
|
26 |
|
|
//
|
27 |
|
|
// *Module Description:
|
28 |
|
|
// 8 bit peripheral template.
|
29 |
|
|
//
|
30 |
|
|
// *Author(s):
|
31 |
|
|
// - Olivier Girard, olgirard@gmail.com
|
32 |
|
|
//
|
33 |
|
|
//----------------------------------------------------------------------------
|
34 |
17 |
olivier.gi |
// $Rev: 23 $
|
35 |
|
|
// $LastChangedBy: olivier.girard $
|
36 |
|
|
// $LastChangedDate: 2009-08-30 18:39:26 +0200 (Sun, 30 Aug 2009) $
|
37 |
|
|
//----------------------------------------------------------------------------
|
38 |
23 |
olivier.gi |
`include "timescale.v"
|
39 |
|
|
`include "openMSP430_defines.v"
|
40 |
2 |
olivier.gi |
|
41 |
|
|
module template_periph_8b (
|
42 |
|
|
|
43 |
|
|
// OUTPUTs
|
44 |
|
|
per_dout, // Peripheral data output
|
45 |
|
|
|
46 |
|
|
// INPUTs
|
47 |
|
|
mclk, // Main system clock
|
48 |
|
|
per_addr, // Peripheral address
|
49 |
|
|
per_din, // Peripheral data input
|
50 |
|
|
per_en, // Peripheral enable (high active)
|
51 |
|
|
per_wen, // Peripheral write enable (high active)
|
52 |
|
|
puc // Main system reset
|
53 |
|
|
);
|
54 |
|
|
|
55 |
|
|
// OUTPUTs
|
56 |
|
|
//=========
|
57 |
|
|
output [15:0] per_dout; // Peripheral data output
|
58 |
|
|
|
59 |
|
|
// INPUTs
|
60 |
|
|
//=========
|
61 |
|
|
input mclk; // Main system clock
|
62 |
|
|
input [7:0] per_addr; // Peripheral address
|
63 |
|
|
input [15:0] per_din; // Peripheral data input
|
64 |
|
|
input per_en; // Peripheral enable (high active)
|
65 |
|
|
input [1:0] per_wen; // Peripheral write enable (high active)
|
66 |
|
|
input puc; // Main system reset
|
67 |
|
|
|
68 |
|
|
|
69 |
|
|
//=============================================================================
|
70 |
|
|
// 1) PARAMETER DECLARATION
|
71 |
|
|
//=============================================================================
|
72 |
|
|
|
73 |
|
|
// Register addresses
|
74 |
|
|
parameter CNTRL1 = 9'h090;
|
75 |
|
|
parameter CNTRL2 = 9'h091;
|
76 |
|
|
parameter CNTRL3 = 9'h092;
|
77 |
|
|
parameter CNTRL4 = 9'h093;
|
78 |
|
|
|
79 |
|
|
|
80 |
|
|
// Register one-hot decoder
|
81 |
|
|
parameter CNTRL1_D = (256'h1 << (CNTRL1 /2));
|
82 |
|
|
parameter CNTRL2_D = (256'h1 << (CNTRL2 /2));
|
83 |
|
|
parameter CNTRL3_D = (256'h1 << (CNTRL3 /2));
|
84 |
|
|
parameter CNTRL4_D = (256'h1 << (CNTRL4 /2));
|
85 |
|
|
|
86 |
|
|
|
87 |
|
|
//============================================================================
|
88 |
|
|
// 2) REGISTER DECODER
|
89 |
|
|
//============================================================================
|
90 |
|
|
|
91 |
|
|
// Register address decode
|
92 |
|
|
reg [255:0] reg_dec;
|
93 |
|
|
always @(per_addr)
|
94 |
|
|
case (per_addr)
|
95 |
|
|
(CNTRL1 /2): reg_dec = CNTRL1_D;
|
96 |
|
|
(CNTRL2 /2): reg_dec = CNTRL2_D;
|
97 |
|
|
(CNTRL3 /2): reg_dec = CNTRL3_D;
|
98 |
|
|
(CNTRL4 /2): reg_dec = CNTRL4_D;
|
99 |
|
|
default : reg_dec = {256{1'b0}};
|
100 |
|
|
endcase
|
101 |
|
|
|
102 |
|
|
// Read/Write probes
|
103 |
|
|
wire reg_lo_write = per_wen[0] & per_en;
|
104 |
|
|
wire reg_hi_write = per_wen[1] & per_en;
|
105 |
|
|
wire reg_read = ~|per_wen & per_en;
|
106 |
|
|
|
107 |
|
|
// Read/Write vectors
|
108 |
|
|
wire [255:0] reg_hi_wr = reg_dec & {256{reg_hi_write}};
|
109 |
|
|
wire [255:0] reg_lo_wr = reg_dec & {256{reg_lo_write}};
|
110 |
|
|
wire [255:0] reg_rd = reg_dec & {256{reg_read}};
|
111 |
|
|
|
112 |
|
|
|
113 |
|
|
//============================================================================
|
114 |
|
|
// 3) REGISTERS
|
115 |
|
|
//============================================================================
|
116 |
|
|
|
117 |
|
|
// CNTRL1 Register
|
118 |
|
|
//-----------------
|
119 |
|
|
reg [7:0] cntrl1;
|
120 |
|
|
|
121 |
|
|
wire cntrl1_wr = CNTRL1[0] ? reg_hi_wr[CNTRL1/2] : reg_lo_wr[CNTRL1/2];
|
122 |
|
|
wire [7:0] cntrl1_nxt = CNTRL1[0] ? per_din[15:8] : per_din[7:0];
|
123 |
|
|
|
124 |
|
|
always @ (posedge mclk or posedge puc)
|
125 |
|
|
if (puc) cntrl1 <= 8'h00;
|
126 |
|
|
else if (cntrl1_wr) cntrl1 <= cntrl1_nxt;
|
127 |
|
|
|
128 |
|
|
|
129 |
|
|
// CNTRL2 Register
|
130 |
|
|
//-----------------
|
131 |
|
|
reg [7:0] cntrl2;
|
132 |
|
|
|
133 |
|
|
wire cntrl2_wr = CNTRL2[0] ? reg_hi_wr[CNTRL2/2] : reg_lo_wr[CNTRL2/2];
|
134 |
|
|
wire [7:0] cntrl2_nxt = CNTRL2[0] ? per_din[15:8] : per_din[7:0];
|
135 |
|
|
|
136 |
|
|
always @ (posedge mclk or posedge puc)
|
137 |
|
|
if (puc) cntrl2 <= 8'h00;
|
138 |
|
|
else if (cntrl2_wr) cntrl2 <= cntrl2_nxt;
|
139 |
|
|
|
140 |
|
|
|
141 |
|
|
// CNTRL3 Register
|
142 |
|
|
//-----------------
|
143 |
|
|
reg [7:0] cntrl3;
|
144 |
|
|
|
145 |
|
|
wire cntrl3_wr = CNTRL3[0] ? reg_hi_wr[CNTRL3/2] : reg_lo_wr[CNTRL3/2];
|
146 |
|
|
wire [7:0] cntrl3_nxt = CNTRL3[0] ? per_din[15:8] : per_din[7:0];
|
147 |
|
|
|
148 |
|
|
always @ (posedge mclk or posedge puc)
|
149 |
|
|
if (puc) cntrl3 <= 8'h00;
|
150 |
|
|
else if (cntrl3_wr) cntrl3 <= cntrl3_nxt;
|
151 |
|
|
|
152 |
|
|
|
153 |
|
|
// CNTRL4 Register
|
154 |
|
|
//-----------------
|
155 |
|
|
reg [7:0] cntrl4;
|
156 |
|
|
|
157 |
|
|
wire cntrl4_wr = CNTRL4[0] ? reg_hi_wr[CNTRL4/2] : reg_lo_wr[CNTRL4/2];
|
158 |
|
|
wire [7:0] cntrl4_nxt = CNTRL4[0] ? per_din[15:8] : per_din[7:0];
|
159 |
|
|
|
160 |
|
|
always @ (posedge mclk or posedge puc)
|
161 |
|
|
if (puc) cntrl4 <= 8'h00;
|
162 |
|
|
else if (cntrl4_wr) cntrl4 <= cntrl4_nxt;
|
163 |
|
|
|
164 |
|
|
|
165 |
|
|
|
166 |
|
|
//============================================================================
|
167 |
|
|
// 4) DATA OUTPUT GENERATION
|
168 |
|
|
//============================================================================
|
169 |
|
|
|
170 |
|
|
// Data output mux
|
171 |
|
|
wire [15:0] cntrl1_rd = (cntrl1 & {8{reg_rd[CNTRL1/2]}}) << (8 & {4{CNTRL1[0]}});
|
172 |
|
|
wire [15:0] cntrl2_rd = (cntrl2 & {8{reg_rd[CNTRL2/2]}}) << (8 & {4{CNTRL2[0]}});
|
173 |
|
|
wire [15:0] cntrl3_rd = (cntrl3 & {8{reg_rd[CNTRL3/2]}}) << (8 & {4{CNTRL3[0]}});
|
174 |
|
|
wire [15:0] cntrl4_rd = (cntrl4 & {8{reg_rd[CNTRL4/2]}}) << (8 & {4{CNTRL4[0]}});
|
175 |
|
|
|
176 |
|
|
wire [15:0] per_dout = cntrl1_rd |
|
177 |
|
|
cntrl2_rd |
|
178 |
|
|
cntrl3_rd |
|
179 |
|
|
cntrl4_rd;
|
180 |
|
|
|
181 |
|
|
|
182 |
|
|
endmodule // template_periph_8b
|
183 |
|
|
|
184 |
|
|
|
185 |
|
|
|
186 |
|
|
|
187 |
|
|
|
188 |
|
|
|
189 |
|
|
|