OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [src/] [submit.f] - Blame information for rev 162

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 olivier.gi
//=============================================================================
2 18 olivier.gi
// Copyright (C) 2001 Authors
3
//
4
// This source file may be used and distributed without restriction provided
5
// that this copyright statement is not removed from the file and that any
6
// derivative work contains the original copyright notice and the associated
7
// disclaimer.
8
//
9
// This source file is free software; you can redistribute it and/or modify
10
// it under the terms of the GNU Lesser General Public License as published
11
// by the Free Software Foundation; either version 2.1 of the License, or
12
// (at your option) any later version.
13
//
14
// This source is distributed in the hope that it will be useful, but WITHOUT
15
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
17
// License for more details.
18
//
19
// You should have received a copy of the GNU Lesser General Public License
20
// along with this source; if not, write to the Free Software Foundation,
21
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA
22
//
23
//-----------------------------------------------------------------------------
24
//
25
// File Name: submit.f
26
//
27
// Author(s):
28
//             - Olivier Girard,    olgirard@gmail.com
29
//
30
//-----------------------------------------------------------------------------
31 19 olivier.gi
// $Rev: 154 $
32
// $LastChangedBy: olivier.girard $
33
// $LastChangedDate: 2012-10-15 22:44:20 +0200 (Mon, 15 Oct 2012) $
34 18 olivier.gi
//=============================================================================
35
 
36
//=============================================================================
37 105 olivier.gi
// Testbench related
38
//=============================================================================
39
 
40
+incdir+../../../bench/verilog/
41
../../../bench/verilog/tb_openMSP430.v
42
../../../bench/verilog/ram.v
43 154 olivier.gi
../../../bench/verilog/io_cell.v
44 105 olivier.gi
../../../bench/verilog/msp_debug.v
45
 
46
 
47
//=============================================================================
48 134 olivier.gi
// CPU
49 2 olivier.gi
//=============================================================================
50 134 olivier.gi
 
51 2 olivier.gi
+incdir+../../../rtl/verilog/
52 134 olivier.gi
-f ../src/core.f
53
 
54
 
55
//=============================================================================
56
// Peripherals
57
//=============================================================================
58
 
59 106 olivier.gi
+incdir+../../../rtl/verilog/periph/
60 34 olivier.gi
../../../rtl/verilog/periph/omsp_gpio.v
61
../../../rtl/verilog/periph/omsp_timerA.v
62 134 olivier.gi
//../../../rtl/verilog/periph/omsp_uart.v
63 2 olivier.gi
../../../rtl/verilog/periph/template_periph_8b.v
64
../../../rtl/verilog/periph/template_periph_16b.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.